Design of Low Power, High Speed PLL Frequency Synthesizer using Dynamic CMOS VLSI Technology

被引:0
作者
Nirmalraj, T. [1 ]
Radhakrishnan, S. [1 ]
Karn, Rakesh Kumar [2 ]
Pandiyan, S. K. [2 ]
机构
[1] SASTRA Univ, Srinivasa Ramunujan Ctr, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
[2] SASTRA Univ, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
来源
2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI) | 2017年
关键词
component; CMOS Dynamic logic; PLL; VCO; DSCH2; Microwind; 2.6;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In microprocessor design, it is very challenge to handle the power consumption. Power is an important parameter in various communication systems. Phase locked loop (PLL) is a versatile method which is used in frequency synthesis methods. A dynamic logic based CMOS is proposed to design phase detector, VCO and loop filter. The CMOS dynamic logic is the fastest logic in all the CMOS logic families. The DSCH2 CAD tool is used in the design of logical circuits and Microwind 2.6 tool using 120nm CMOS technology is used to measure the parametric analysis. The speed of transition time between the synthesized frequencies gives the bandwidth of loop filter. In the dynamic CMOS logic PIA, the power is reduced to 0.13mW and speed is improved to 0.50GHz.
引用
收藏
页码:1074 / 1076
页数:3
相关论文
共 50 条
  • [41] A fully-integrated 0.13μm CMOS low-IF DBS satellite tuner using a ring oscillator based frequency synthesizer
    Maxim, A.
    Poorfard, R.
    Johnson, R.
    Crawley, P.
    Kao, J.
    Dong, Z.
    Chennam, M.
    Nutt, T.
    Trager, D.
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2006, : 333 - 336
  • [42] A ring oscillator with very low phase noise and wide frequency range using carbon nanotube technology for PLL applications
    Hamed Sarbazi
    Reza Sabbaghi-Nadooshan
    Alireza Hassanzadeh
    Analog Integrated Circuits and Signal Processing, 2021, 107 : 511 - 528
  • [43] A ring oscillator with very low phase noise and wide frequency range using carbon nanotube technology for PLL applications
    Sarbazi, Hamed
    Sabbaghi-Nadooshan, Reza
    Hassanzadeh, Alireza
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 107 (03) : 511 - 528
  • [44] The Design of a 28GHz Mixer-Embedded Frequency Shifting PLL in 65nm CMOS with low In-band Phase Noise
    Geng, Xinlin
    Xie, Qian
    Tian, Yibo
    Duan, Yu
    Wang, Zheng
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [45] Design of modified low power CMOS differential ring oscillator using sleepy transistor concept
    Gupta, Prachi
    Kumar, Manoj
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (01) : 87 - 104
  • [46] An Ultra Low Power Integer-N PLL with a High-Gain Sampling Phase Detector for IOT Applications in 65 nm CMOS
    Tavakoli, Javad
    Lavasani, Hossein Miri
    Sheikhaei, Samad
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2023, 13 (04)
  • [47] Design of modified low power CMOS differential ring oscillator using sleepy transistor concept
    Prachi Gupta
    Manoj Kumar
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 87 - 104
  • [48] An Ultra Low Power Fully Synthesizable Digital Phase and Frequency Detector for ADPLL Applications in 55 nm CMOS Technology
    Ali, Imran
    Oh, Seong-Jin
    Abbasizadeh, Hamed
    Rikan, Behnam Samadpoor
    Rehman, Muhammad Riaz Ur
    Lee, Dong-Soo
    Lee, Kang-Yoon
    2017 13TH INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES (ICET 2017), 2017,
  • [49] Design of low phase noise K-band VCO using high quality factor resonator in 0.18 μm CMOS technology
    Mansour, Islam
    Mansour, Marwa
    Aboualalaa, Mohamed
    Pokharel, Ramesh K.
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2022, 32 (04)
  • [50] High-frequency low-power IC's in a scaled submicrometer HBT technology
    Hafizi, M
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1997, 45 (12) : 2549 - 2554