Design of Low Power, High Speed PLL Frequency Synthesizer using Dynamic CMOS VLSI Technology

被引:0
作者
Nirmalraj, T. [1 ]
Radhakrishnan, S. [1 ]
Karn, Rakesh Kumar [2 ]
Pandiyan, S. K. [2 ]
机构
[1] SASTRA Univ, Srinivasa Ramunujan Ctr, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
[2] SASTRA Univ, Dept Elect & Commun Engn, Thanjavur, Tamil Nadu, India
来源
2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI) | 2017年
关键词
component; CMOS Dynamic logic; PLL; VCO; DSCH2; Microwind; 2.6;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In microprocessor design, it is very challenge to handle the power consumption. Power is an important parameter in various communication systems. Phase locked loop (PLL) is a versatile method which is used in frequency synthesis methods. A dynamic logic based CMOS is proposed to design phase detector, VCO and loop filter. The CMOS dynamic logic is the fastest logic in all the CMOS logic families. The DSCH2 CAD tool is used in the design of logical circuits and Microwind 2.6 tool using 120nm CMOS technology is used to measure the parametric analysis. The speed of transition time between the synthesized frequencies gives the bandwidth of loop filter. In the dynamic CMOS logic PIA, the power is reduced to 0.13mW and speed is improved to 0.50GHz.
引用
收藏
页码:1074 / 1076
页数:3
相关论文
共 50 条
  • [31] Design of low-noise, low-power 10-GHz VCO using 0.18-μm CMOS technology
    Ohhata, K
    Harasawa, K
    Honda, M
    Yamashita, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (02) : 203 - 205
  • [32] A High-Speed Programmable Frequency Divider for a Ka-Band Phase Locked Loop-Type Frequency Synthesizer in 90-nm CMOS
    Tang, Lu
    Chen, Kuidong
    Zhang, Youming
    Tang, Xusheng
    Zhang, Changchun
    ELECTRONICS, 2021, 10 (20)
  • [33] Low Power Fractional-N Frequency Synthesizer for IEEE 802.11 a/b/g/n Standards in 90-nm CMOS
    Azadbakht, Mostafa
    Sahafi, Ali
    Aghdam, Esmaeil Najafi
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 1481 - 1485
  • [34] A Low-Power Fast-Settling Bond-Wire Frequency Synthesizer With a Dynamic-Bandwidth Scheme
    Zhao, Bo
    Lian, Yong
    Yang, Huazhong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (05) : 1188 - 1199
  • [35] Implement of Two New High-Speed Low-Power PFDs with Low Blind Zone and Dead Zone in 65nm CMOS Technology
    Ghasemian, Hossein
    Bahrami, Amin
    Jamadi, Behdad
    Abiri, Ebrahim
    Salehi, Mohammad Reza
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020,
  • [36] 12.2 GHz All-digital PLL with Pattern Memorizing Cells for Low Power/low Jitter using 65 nm CMOS Process
    Lee, Sanggeun
    Oh, Taehyoun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (02) : 152 - 156
  • [37] A PVT tolerant low power wide tuning range differential voltage controlled oscillator design in 90 nm CMOS technology
    Jangra, Vivek
    Kumar, Manoj
    INTEGRATION-THE VLSI JOURNAL, 2023, 93
  • [38] K Band Low Power Voltage Controlled Oscillator Using 180 nm CMOS Technology With A New High Quality Inductor
    Mansour, Islam
    Mosalam, H.
    Allam, Ahmed
    Abdel-Rahman, Adel B.
    Pokharel, Ramesh K.
    2016 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB2016), 2016,
  • [39] High Speed Low Power True Single Phase Clock CMOS Divide by 2/3 Prescaler
    Ji, Xincun
    Yan, Xu
    Guo Fengqi
    Guo, Yufeng
    CONFERENCE PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON CIRCUITS, DEVICES AND SYSTEMS (ICCDS), 2017, : 80 - 83
  • [40] A fully-integrated 0.13 μm CMOS Low-IF DBS satellite tuner using a ring oscillator based frequency synthesizer
    Maxim, A.
    Poorfard, R.
    Johnson, R.
    Crawley, P.
    Kao, J.
    Dong, Z.
    Chennam, M.
    Nutt, T.
    Trager, D.
    2006 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2006, : 375 - +