Runtime adaptive multi-processor system-on-chip:: RAMPSoC

被引:0
|
作者
Goehringer, Diana
Huebner, Michael
Schatz, Volker
Becker, Juergen
机构
关键词
multiprocessor system; reconfigurable hardware; FPGA; run-time adaptive system;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Current trends in high performance computing show, that the usage of multiprocessor systems on chip are one approach for the requirements of computing intensive applications. The multiprocessor system on chip (MPSoC) approaches often provide a static and homogeneous infrastructure of networked microprocessor on the chip die. A novel idea in this research area is to introduce the dynamic adaptivity of reconfigurable hardware in order to provide a flexible heterogeneous set of processing elements during run-time. This extension of the MPSoC idea by introducing run-time reconfiguration delivers a new degree of freedom for system design as well as for the optimized distribution of computing tasks to the adapted processing cells on the architecture related to the changing application requirements. The "computing in time and space" paradigm and the extension with the new degree of freedom for MPSoCs will be presented with the RAMPSoC approach described in this paper.
引用
收藏
页码:3236 / 3242
页数:7
相关论文
共 50 条
  • [41] Implementation of W-CDMA Cell Search on a FPGA Based Multi-Processor System-on-Chip with Power Management
    Airoldi, Roberto
    Garzia, Fabio
    Ahonen, Tapani
    Milojevic, Dragomir
    Nurmi, Jari
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2009, 5657 : 88 - +
  • [42] Computationally efficient locality-aware interconnection topology for multi-processor system-on-chip(MP-SoC)
    Haroon-Ur-Rashid Khan
    Chinese Science Bulletin, 2010, 55 (29) : 3363 - 3371
  • [43] Software-based Turbo Decoder Implementation on Low Power Multi-Processor System-on-Chip for Internet of Things
    Halim, Dareen K.
    Ming, Tang Chong
    Song, Ng Mow
    Hartono, Dicky
    PROCEEDINGS OF 2017 4TH INTERNATIONAL CONFERENCE ON NEW MEDIA STUDIES (CONMEDIA 2017), 2017, : 137 - 141
  • [44] SlideAcross: A Low-Latency Adaptive Router for Chip Multi-Processor
    Zong, Wen
    Wang, Liang
    Xu, Qiang
    Agyeman, Michael Opoku
    19TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2016), 2016, : 115 - 122
  • [45] Fault Containment in a Reconfigurable Multi-Processor System-on-a-Chip
    Obermaisser, R.
    Hoeftberger, O.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2011,
  • [46] Predictive Runtime Verification of multi-processor SoCs in SystemC
    Sen, Alper
    Ogale, Vinit
    Abadir, Magdy S.
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 948 - +
  • [47] Virtualization and Emulation of a CAN Device on a Multi-Processor System on Chip
    Breaban, Gabriela
    Koedam, Martijn
    Stuijk, Sander
    Goossens, Kees
    2016 5TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2016, : 41 - 46
  • [48] Evaluation of ISO 26262 and IEC 61508 metrics for transient faults of a multi-processor system-on-chip through radiation testing
    Ballan, Oscar
    Maillard, Pierre
    Arver, Jue
    Smith, Christina
    Petersson, Roland
    Griessing, Alexander
    Venini, Federico
    MICROELECTRONICS RELIABILITY, 2020, 107
  • [49] Compositional, efficient caches for a chip multi-processor
    Molnos, A. M.
    Heijligers, M. J. M.
    Cotofana, S. D.
    van Eijndhoven, J. T. J.
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 343 - +
  • [50] Time synchronization for an emulated CAN device on a Multi-Processor System on Chip
    Breaban, Gabriela
    Koedam, Martijn
    Stuijk, Sander
    Goossens, Kees
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 523 - 533