Runtime adaptive multi-processor system-on-chip:: RAMPSoC

被引:0
|
作者
Goehringer, Diana
Huebner, Michael
Schatz, Volker
Becker, Juergen
机构
关键词
multiprocessor system; reconfigurable hardware; FPGA; run-time adaptive system;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Current trends in high performance computing show, that the usage of multiprocessor systems on chip are one approach for the requirements of computing intensive applications. The multiprocessor system on chip (MPSoC) approaches often provide a static and homogeneous infrastructure of networked microprocessor on the chip die. A novel idea in this research area is to introduce the dynamic adaptivity of reconfigurable hardware in order to provide a flexible heterogeneous set of processing elements during run-time. This extension of the MPSoC idea by introducing run-time reconfiguration delivers a new degree of freedom for system design as well as for the optimized distribution of computing tasks to the adapted processing cells on the architecture related to the changing application requirements. The "computing in time and space" paradigm and the extension with the new degree of freedom for MPSoCs will be presented with the RAMPSoC approach described in this paper.
引用
收藏
页码:3236 / 3242
页数:7
相关论文
共 50 条
  • [31] Chip multi-processor generator
    Solomatnikov, Alex
    Firoozshahian, Amin
    Qadeer, Wajahat
    Shacham, Ofer
    Kelley, Kyle
    Asgar, Zain
    Wachs, Megan
    Hameed, Rehan
    Horowitz, Mark
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 262 - +
  • [32] Fast energy estimation of multi-processor System-on-chip with energy macro-models for embedded microprocessors
    Xi, JW
    Zhong, PX
    MSV '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON MODELING, SIMULATION AND VISUALIZATION METHODS, 2005, : 107 - 111
  • [33] Platform independent debug port controller architecture with security protection for multi-processor system-on-chip ICs
    Akselrod, Dimitry
    Ashkenazi, Asaf
    Amon, Yossi
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1365 - +
  • [34] Design Optimization of 3D Multi-Processor System-on-Chip with Integrated Flow Cell Arrays
    Andreev, Artem
    Kaplan, Fulya
    Zapater, Marina
    Coskun, Ayse K.
    Atienza, David
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 237 - 242
  • [35] Run-time spatial mapping of streaming applications to a heterogeneous multi-processor system-on-chip (MPSoC)
    Holzenspies, Philip K. F.
    Hurink, Johann L.
    Kuper, Jan
    Smit, Gerard J. M.
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 210 - +
  • [36] Mapping an obstacles detection, stereo vision-based, software application on a multi-processor system-on-chip
    Greiner, Alain
    Petrot, Frederic
    Carrier, Mathieu
    Benabdenbi, Mounir
    Chotin-Avot, Roselyne
    Labayrade, Raphael
    2006 IEEE INTELLIGENT VEHICLES SYMPOSIUM, 2006, : 374 - +
  • [37] A fast HW/SW FPGA-based thermal emulation framework for multi-processor system-on-chip
    Atienza, David
    Del Valle, Pablo G.
    Paci, Giacomo
    Poletti, Francesco
    Benini, Luca
    De Micheli, Giovanni
    Mendias, Jose M.
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 618 - +
  • [38] Cplant™ runtime system support for multi-processor and heterogeneous compute nodes
    Pedretti, K
    Brightwell, R
    Williams, J
    2002 IEEE INTERNATIONAL CONFERENCE ON CLUSTER COMPUTING, PROCEEDINGS, 2002, : 207 - 214
  • [39] Computationally efficient locality-aware interconnection topology for multi-processor system-on-chip (MP-SoC)
    Khan, Haroon-Ur-Rashid
    Shi Feng
    Ji WeiXing
    Gao YuJin
    Wang YiZhuo
    Liu CaiXia
    Deng Ning
    Li JiaXin
    CHINESE SCIENCE BULLETIN, 2010, 55 (29): : 3363 - 3371