High-speed domino logic design

被引:0
|
作者
Sahari, S. K. [1 ]
Tiong, Colina P. [1 ]
Rajaee, N. [1 ]
Sapawi, R. [1 ]
机构
[1] Univ Malaysia Sarawak, Fac Engn, Dept Elect & Comp, Sarawak 94300, Malaysia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Optimized standard CMOS-domino logic to a low cost logic and high speed design is presented. Ibis paper combines a footless dynamic circuit with a robust self-timed inverted clocking scheme, a serial transistor is removed and capacitances at the output node are reduced in the new structures. This can be highly upgrade the operation speed of the circuit with very low power dissipation. Parametric simulation in Microwind 2 shows that over 20% performances enhancement is achieved. However, there are always the tradeoffs in designing high speed CMOS circuit and certain design issues need to be catered. CMOS-domino logic has been believed to gain its popularity in application of desktop computer and mobile devices in near future.
引用
收藏
页码:280 / 283
页数:4
相关论文
共 50 条
  • [41] Design impacts of delay invariant high-speed clock delayed dual keeper domino circuit
    Angeline, A. Anita
    Bhaaskaran, V. S. Kanchana
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (08) : 1134 - 1141
  • [42] Design of High-Speed Logic Circuits with Four-Step RRAM-Based Logic Gates
    Cui, Xiaole
    Ma, Xiao
    Lin, Qiujun
    Li, Xiang
    Zhou, Hang
    Cui, Xiaoxin
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (06) : 2822 - 2840
  • [43] Design of High-Speed Logic Circuits with Four-Step RRAM-Based Logic Gates
    Xiaole Cui
    Xiao Ma
    Qiujun Lin
    Xiang Li
    Hang Zhou
    Xiaoxin Cui
    Circuits, Systems, and Signal Processing, 2020, 39 : 2822 - 2840
  • [45] HIGH-SPEED LOGIC CONTEST HEATS UP
    CHESTER, M
    ELECTRONIC PRODUCTS MAGAZINE, 1988, 31 (02): : 24 - 24
  • [46] HIGH-SPEED POWER SYSTEM FOR JOSEPHSON LOGIC
    ARNETT, PC
    IEEE TRANSACTIONS ON MAGNETICS, 1980, 16 (05) : 1233 - 1235
  • [47] HAL - A HIGH-SPEED LOGIC SIMULATION MACHINE
    KOIKE, N
    OHMORI, K
    SASAKI, T
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (05): : 61 - 73
  • [48] HIGH-SPEED LOGIC SIMULATION ON VECTOR PROCESSORS
    ISHIURA, N
    YASUURA, H
    YAJIMA, S
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (03) : 305 - 321
  • [49] InPHEMT technology for high-speed logic and communications
    Suemitsu, Tetsuya
    Tokumitsu, Masami
    IEICE TRANSACTIONS ON ELECTRONICS, 2007, E90C (05): : 917 - 922
  • [50] ADAPTING HIGH-SPEED LOGIC TO DATA COMMUNICATIONS
    KAUL, P
    GABBARD, OG
    ELECTRONICS, 1972, 45 (15): : 72 - &