High-speed domino logic design

被引:0
|
作者
Sahari, S. K. [1 ]
Tiong, Colina P. [1 ]
Rajaee, N. [1 ]
Sapawi, R. [1 ]
机构
[1] Univ Malaysia Sarawak, Fac Engn, Dept Elect & Comp, Sarawak 94300, Malaysia
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Optimized standard CMOS-domino logic to a low cost logic and high speed design is presented. Ibis paper combines a footless dynamic circuit with a robust self-timed inverted clocking scheme, a serial transistor is removed and capacitances at the output node are reduced in the new structures. This can be highly upgrade the operation speed of the circuit with very low power dissipation. Parametric simulation in Microwind 2 shows that over 20% performances enhancement is achieved. However, there are always the tradeoffs in designing high speed CMOS circuit and certain design issues need to be catered. CMOS-domino logic has been believed to gain its popularity in application of desktop computer and mobile devices in near future.
引用
收藏
页码:280 / 283
页数:4
相关论文
共 50 条
  • [21] High Speed Domino Logic Circuit for Improved Performance
    Shiksha
    Kashyap, Kamal Kant
    2014 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES), 2014,
  • [22] Domino Logic Based High Speed Dynamic Comparator
    Dastagiri, Bala N.
    Rahim, Abdul B.
    Nagendra, B.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [23] A low power high-speed 8-bit pipelining CLA design using dual-threshold voltage domino logic
    Wang, Chua-Chin
    Huang, Chi-Chun
    Lee, China-Li
    Cheng, Tsai-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (05) : 594 - 598
  • [24] A new keeper domino logic based full adder for high-speed arithme-tic circuits
    Bansal, Deepika
    Nagar, Bal Chand
    Singh, Brahamdeo Prasad
    Kumar, Ajay
    Micro and Nanosystems, 2021, 13 (02) : 223 - 232
  • [25] A New Technique for Designing Low-Power High-Speed Domino Logic Circuits in FinFET Technology
    Garg, Sandeep
    Gupta, Tarun K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [26] Low-power super-threshold FinFET domino logic circuits for high-speed applications
    Bo, Hong
    Jianping, Hu
    Dongmei, Li
    Chenghao, Han
    Open Automation and Control Systems Journal, 2014, 6 (01): : 907 - 912
  • [27] SCOPE TRIGGER SYSTEM EASES HIGH-SPEED LOGIC DESIGN.
    Evel, Ed
    New Electronics, 1984, 17 (21): : 51 - 52
  • [28] Design of fuzzy logic guidance law against high-speed target
    Lin, CL
    Chen, YY
    JOURNAL OF GUIDANCE CONTROL AND DYNAMICS, 2000, 23 (01) : 17 - 25
  • [29] DYNAMIC LATCH FOR HIGH-SPEED GAAS DOMINO CIRCUITS
    NARY, KR
    LONG, SI
    ELECTRONICS LETTERS, 1992, 28 (01) : 36 - 37
  • [30] INTERCONNECTION OF HIGH-SPEED LOGIC CIRCUITS
    JANISZ, T
    MARTIN, RC
    IEEE TRANSACTIONS ON COMPUTERS, 1970, C 19 (09) : 831 - &