A Case Study for NoC-Based Homogeneous MPSoC Architectures

被引:10
作者
Tota, Sergio V. [1 ]
Casu, Mario R. [1 ]
Roch, Massimo Ruo [1 ]
Macchiarulo, Luca [2 ]
Zamboni, Maurizio [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, I-10129 Turin, Italy
[2] Univ Hawaii, Dept Elect Engn, Honolulu, HI 96822 USA
关键词
Multiprocessor systems-on-chip (MP-SoC); network-on-chip (NoC); NETWORK; CHIP;
D O I
10.1109/TVLSI.2008.2011239
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The many-core design paradigm requires flexible and modular hardware and software components to provide the required scalability to next-generation on-chip multiprocessor architectures. A multidisciplinary approach is necessary to consider all the interactions between the different components of the design. In this paper, a complete design methodology that tackles at once the aspects of system level modeling, hardware architecture, and programming model has been successfully used for the implementation of a multiprocessor network-on-chip (NoC)-based system, the NoCRay graphic accelerator. The design, based on 16 processors, after prototyping with field-programmable gate array (FPGA), has been laid out in 90-nm technology. Post-layout results show very low power, area, as well as 500 MHz of clock frequency. Results show that an array of small and simple processors outperform a single high-end general purpose processor.
引用
收藏
页码:384 / 388
页数:5
相关论文
共 14 条
[1]   AEthereal network on chip: Concepts, architectures, and implementations [J].
Goossens, K ;
Dielissen, J ;
Radulescu, A .
IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (05) :414-421
[2]   Timing analysis of network on chip architectures for MP-SoC platforms [J].
Grecu, C ;
Pande, PP ;
Ivanov, A ;
Saleh, R .
MICROELECTRONICS JOURNAL, 2005, 36 (09) :833-845
[3]  
HELD J, 2006, INTEL DEV FORUM
[4]  
Jerraya A., 2005, MULTIPROCESSOR SYSTE
[5]  
Kogel T., 2006, Integrated System-Level Modeling of Network-on-Chip enabled MultiProcessor Platforms
[6]  
Lu ZH, 2003, NETWORKS ON CHIP, P239
[7]  
Pullini A, 2007, NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, P273
[8]  
Snir M., MPI COMPLETE REFEREN
[9]  
Steenstrup M., 1995, ROUTING COMMUNICATIO, P263
[10]  
Tota S., 2006, Proceedings of the 16th ACM Great Lakes symposium on VLSI, P204