A linear systolic array for real-time morphological image processing

被引:18
作者
Diamantaras, KI [1 ]
Kung, SY [1 ]
机构
[1] DEPT ELECT ENGN,PRINCETON,NJ 08544
来源
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 1997年 / 17卷 / 01期
关键词
D O I
10.1023/A:1007996916499
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Mathematical morphology has proven to be a very useful tool for applications such as smoothing, image skeletonization, pattern recognition, machine vision, etc. In this paper we present a 1-dimensional systolic architecture for the basic gray-scale morphology operations: dilation and erosion. Most other morphological operations like opening and closing, are also supported by the architecture since these operations are combinations of the basic ones. The advantages of our design stem from the fact that it has pipeline period alpha = 1 (i.e., 100% processor utilization), it requires simple communications, and it is exploiting the simplicity of the morphological operations to make it possible to implement them in a linear target machine although the starting algorithm is a generalized 2-D convolution. We also propose a Locally Parallel Globally Sequential (LPGS) partitioning strategy for the best mapping of the algorithm onto the architecture. We conclude that for this particular problem LPGS is better than LSGP in a practical sense (pinout, memory requirement, etc.). Furthermore, we propose a chip design for the basic component of the array that will allow real-time video processing for 8- and 16-bit gray-level frames of size 512 x 512, using only 32 processors in parallel. The design is easily scalable so it can be custom-taylored to fit the requirement of each particular application.
引用
收藏
页码:43 / 55
页数:13
相关论文
共 50 条
  • [41] IMAGE-PROCESSING IN REAL-TIME RADIOGRAPHY
    LINK, R
    NUDING, W
    SAUERWEIN, K
    SOUW, EK
    [J]. MATERIALS EVALUATION, 1985, 43 (10) : 1316 - 1317
  • [42] Scalable, real-time, image processing pipeline
    Delft Univ of Technology, Delft, Netherlands
    [J]. Mach Vision Appl, 2 (110-121):
  • [43] Ultrafast linear array detector for real-time imaging
    Caselle, M.
    Rota, Lorenzo
    Kopmann, A.
    Chilingaryan, S. A.
    Patil, M. Mahaveer
    Wang, W.
    Bruendermann, E.
    Funkner, S.
    Nasse, M.
    Niehues, G.
    Balzer, M. Norbert
    Weber, M.
    Mueller, A. S.
    Bielawski, S.
    [J]. OPTICAL DATA SCIENCE II, 2019, 10937
  • [44] A parallel systolic array ASIC for real-time execution of the Hough transform
    Epstein, A
    Paul, GU
    Vettermann, B
    Boulin, C
    Klefenz, F
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (02) : 339 - 346
  • [45] HANDLING REAL-TIME IMAGES COMES NATURALLY TO SYSTOLIC ARRAY CHIP
    HANNAWAY, W
    SHEA, G
    BISHOP, WR
    [J]. ELECTRONIC DESIGN, 1984, 32 (23) : 289 - &
  • [46] SYSTOLIC REALIZATION OF 2-D DIGITAL-FILTERS FOR REAL-TIME IMAGE-PROCESSING
    RANK, K
    UNBEHAUEN, R
    [J]. FREQUENZ, 1991, 45 (11-12) : 258 - 261
  • [47] A programmable image processor for real-time image processing applications
    Siyal, MY
    Fathy, M
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 1999, 23 (01) : 35 - 41
  • [48] Developed, binary, image processing in a dual-channel, optical, real-time morphological processor
    Huang, GL
    Jin, GF
    Wu, MX
    Yan, YB
    [J]. APPLIED OPTICS, 1997, 36 (23): : 5675 - 5681
  • [49] Developed, binary, image processing in a dual-channel, optical, real-time morphological processor
    Huang, Guoliang
    Jin, Guofan
    Wu, Minxian
    Yan, Yingbai
    [J]. Applied Optics, 1997, 36 (22): : 5675 - 5681
  • [50] The instruction systolic array in image processing applications
    Schimmler, M
    Lang, HW
    [J]. VISION SYSTEMS: SENSORS, SENSOR SYSTEMS, AND COMPONENTS, 1996, 2784 : 136 - 144