Design and Analysis of FPGA Based 32 Bit ALU Using Reversible Gates

被引:0
作者
Swamynathan, S. M. [1 ]
Banumathi, V. [2 ]
机构
[1] SNS Coll Technol, Dept ECE, Coimbatore, Tamil Nadu, India
[2] Anna Univ, Reg Ctr, Dept ECE, Coimbatore, Tamil Nadu, India
来源
2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE) | 2017年
关键词
Reversible gate; Verilog Hardware Description Language; Feynman gate; Peres gate; Toffoli gate; Fredkin gate; Arithmetic Logic Unit;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
An Arithmetic logic Unit (ALU) is used in arithmetic, logical function in all processor. It is also an important subsystem in digital system design. Arithmetic Logic Unit (ALU) is one of the most important components of any system and is used in many appliances like calculators, cell phones, and computers. A 32-bit ALU was designed using Verilog HDL with the logical gates such as AND and OR for each one bit ALU circuit. The design was implemented in Xilinx. It can work fast than the ALU processor using less power. The design of an ALU and a Cache memory for use in a high performance processor was examined. Reversible logic vital in recent years because it has ability to reduce the power dissipation which is main requirement in low power design. ALU which are designed using non reversible logic gates consume more power. So there is a need for lesser power consumption and the reversible logic has been playing vital role during recent years for low power VLSI Design techniques. This technique helps in reducing power consumption and power dissipation. This paper presents an implementation of ALU based on reversible logic while comparing it to an ALU architecture with the normal logic gates. All the modules are simulated in modelsim SE 6.4c and synthesised using Xilinx ISE 14.5. ALU which is designed using non reversible logic gates consume more power of about 0.312 mw and the implementation of ALU based on reversible logic reduces the power consumption during operations to about 5.1 percentages.
引用
收藏
页数:4
相关论文
共 9 条
[1]  
[Anonymous], 1998, P IEEE
[2]  
Balwaik Rahul R., 2013, INT J VLSI EMBEDDED, V04
[3]  
dePablo S., 2006, VERY SIMPLE 8 BIT RI
[4]  
Dhanabal R., 2013, INT J ENG TECHNOLOGY, V5, P1386
[5]  
HENNESSY JL, 1984, IEEE T COMPUT, V33, P1221, DOI 10.1109/TC.1984.1676395
[6]  
Luker Jarrod D., 2001, RISC SYSTEM DESIGN F, P532
[7]  
Naik Chandni N., 2015, INT J INNOVATIVE EME, V2
[8]  
Patel Nilam, 2015, INT J SCI RES, V4
[9]  
Rajput Arvind, 2008, P 2 NAT C CHALL OPP