共 17 条
[1]
ASADI G, 2005, P IEEE INT S CIRC SY
[2]
ASADI G, 2005, P DES TEST C EUR DAT
[3]
Baumann R., 2002, IEEE RELIABILITY PHY
[5]
Techniques for transient fault sensitivity analysis and reduction in VLSI circuits
[J].
18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS,
2003,
:597-604
[7]
Mohanram K, 2003, INT TEST CONF P, P893, DOI 10.1109/TEST.2003.1271075
[8]
Partial error masking to reduce soft error failure rate in logic circuits
[J].
18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS,
2003,
:433-440
[9]
Flip-flop hardening for space applications
[J].
1998 INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING - PROCEEDINGS,
1998,
:104-107
[10]
Mukherjee SS, 2003, 36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, P29