Soft error modeling and protection for sequential elements

被引:24
作者
Asadi, H [1 ]
Tahoori, MB [1 ]
机构
[1] Northeastern Univ, Boston, MA 02115 USA
来源
DFT 2005: 20TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS | 2005年
关键词
D O I
10.1109/DFTVS.2005.61
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Sequential elements, flip-flops, latches, and memory cells, are the most vulnerable components to soft errors. Since state-of-the-art designs contain millions of bistables, it is not feasible to protect all system bistables using hardening techniques that impose area, performance, and power overhead. A practical approach is to rank system bistables based on their contribution to the overall system vulnerability and protect the most problematic bistables. This analysis is traditionally performed by fault injection and simulation methods which are intractable for large designs and multi-cycle analysis. In this paper, we present an analytical framework to analyze multi-cycle error propagation behavior and then rank system bistables based on their effects on system-level soft error rate. The number of clock cycles required for an error in a bistable to be propagated to system outputs is used to measure the vulnerability of bistables to soft errors.
引用
收藏
页码:463 / 471
页数:9
相关论文
共 17 条
[1]  
ASADI G, 2005, P IEEE INT S CIRC SY
[2]  
ASADI G, 2005, P DES TEST C EUR DAT
[3]  
Baumann R., 2002, IEEE RELIABILITY PHY
[4]   USING HEAVY-ION RADIATION TO VALIDATE FAULT-HANDLING MECHANISMS [J].
KARLSSON, J ;
LIDEN, P ;
DAHLGREN, P ;
JOHANSSON, R ;
GUNNEFLO, U .
IEEE MICRO, 1994, 14 (01) :8-23
[5]   Techniques for transient fault sensitivity analysis and reduction in VLSI circuits [J].
Maheshwari, A ;
Koren, I ;
Burleson, W .
18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, :597-604
[6]   Robust system design with built-in soft-error resilience [J].
Mitra, S ;
Seifert, N ;
Zhang, M ;
Shi, Q ;
Kim, KS .
COMPUTER, 2005, 38 (02) :43-+
[7]  
Mohanram K, 2003, INT TEST CONF P, P893, DOI 10.1109/TEST.2003.1271075
[8]   Partial error masking to reduce soft error failure rate in logic circuits [J].
Mohanram, K ;
Touba, NA .
18TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2003, :433-440
[9]   Flip-flop hardening for space applications [J].
Monnier, T ;
Roche, FM ;
Cathebras, G .
1998 INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING - PROCEEDINGS, 1998, :104-107
[10]  
Mukherjee SS, 2003, 36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, P29