Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach

被引:18
作者
Gadgil, Sharvani [1 ]
Vudadha, Chetan [1 ]
机构
[1] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Hyderabad Campus, Hyderabad 500078, India
关键词
CNTFETs; Multivalued logic; Decoding; Multiplexing; Logic gates; Threshold voltage; Adder; ALU; CNTFET; multiplexer; multiplier; subtractor; ternary logic; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; ENERGY-EFFICIENT; LOGIC GATES; CIRCUITS;
D O I
10.1109/TNANO.2020.3018867
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In view of the problems arising due to the scaling of the silicon transistor, different post-silicon, post-binary logic technologies are being explored by researchers. Implementation of Ternary Logic Circuits using Carbon Nanotube Field Effect Transistors (CNTFETs) is one such alternative. CNTFETs are an ideal choice for implementing ternary logic circuits since using CNTFETs multiple threshold voltages can be obtained by changing their physical dimensions. This paper presents a new design for a 2-digit Ternary Arithmetic and Logic Unit (TALU) using CNTFETs. The proposed TALU architecture consists of a function select block, a transmission gate block, and functional modules. In this design, the functional modules are implemented using a 2:1 multiplexer based design approach. This eliminates the need for decoders at the input resulting in lesser number of transistors when compared to existing designs. The proposed 2:1 multiplexer based approach results in lower power consumption in proposed Adder-subtractor and Multiplier modules as compared to existing ones. HSPICE based circuit simulations were performed on the proposed and existing TALU designs. Simulation results show an improvement of up to 96% in power and up to 95% in PDP for the Adder-subtractor and Multiplier modules. An improvement of up to 90% in power and up to 93% in PDP is obtained for the proposed TALU design as compared to the designs existing in the literature.
引用
收藏
页码:661 / 671
页数:11
相关论文
共 29 条
[11]   Design of energy-efficient and robust ternary circuits for nanotechnology [J].
Moaiyeri, M. H. ;
Doostaregan, A. ;
Navi, K. .
IET CIRCUITS DEVICES & SYSTEMS, 2011, 5 (04) :285-296
[12]  
Murotiya SL, 2014, ANNU IEEE IND CONF
[13]   Hardware-efficient low-power 2-bit ternary ALU design in CNTFET technology [J].
Murotiya, Sneh Lata ;
Gupta, Anu .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (05) :913-927
[14]   Design of high speed ternary full adder and three-input XOR circuits using CNTFETs [J].
Murotiya, Sneh Lata ;
Gupta, Anu .
2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, :292-297
[15]   A Novel Design of Ternary Full Adder Using CNTFETs [J].
Murotiya, Sneh Lata ;
Gupta, Anu .
ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) :7839-7846
[16]   Design of CNTFET-based 2-bit ternary ALU for nanoelectronics [J].
Murotiya, Sneh Lata ;
Gupta, Anu .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2014, 101 (09) :1244-1257
[17]   High Performance Ternary Multiplier using CNTFET [J].
Sahoo, Subhendu Kumar ;
Dhoot, Krishna ;
Sahoo, Rasmita .
2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, :269-274
[18]   A Novel Low Power Ternary Multiplier Design using CNFETs [J].
Sirugudi, Harita ;
Gadgil, Sharvani ;
Vudadha, Chetan .
2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, :25-30
[19]   Minimization of CNTFET Ternary Combinational Circuits Using Negation of Literals Technique [J].
Sridevi, V. ;
Jayanthy, T. .
ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (06) :4875-4890
[20]   Efficient Multiternary Digit Adder Design in CNTFET Technology [J].
Sridharan, K. ;
Gurindagunta, Sundaraiah ;
Pudi, Vikramkumar .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (03) :283-287