Design of CNTFET-Based Ternary ALU Using 2:1 Multiplexer Based Approach

被引:18
作者
Gadgil, Sharvani [1 ]
Vudadha, Chetan [1 ]
机构
[1] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Hyderabad Campus, Hyderabad 500078, India
关键词
CNTFETs; Multivalued logic; Decoding; Multiplexing; Logic gates; Threshold voltage; Adder; ALU; CNTFET; multiplexer; multiplier; subtractor; ternary logic; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; ENERGY-EFFICIENT; LOGIC GATES; CIRCUITS;
D O I
10.1109/TNANO.2020.3018867
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In view of the problems arising due to the scaling of the silicon transistor, different post-silicon, post-binary logic technologies are being explored by researchers. Implementation of Ternary Logic Circuits using Carbon Nanotube Field Effect Transistors (CNTFETs) is one such alternative. CNTFETs are an ideal choice for implementing ternary logic circuits since using CNTFETs multiple threshold voltages can be obtained by changing their physical dimensions. This paper presents a new design for a 2-digit Ternary Arithmetic and Logic Unit (TALU) using CNTFETs. The proposed TALU architecture consists of a function select block, a transmission gate block, and functional modules. In this design, the functional modules are implemented using a 2:1 multiplexer based design approach. This eliminates the need for decoders at the input resulting in lesser number of transistors when compared to existing designs. The proposed 2:1 multiplexer based approach results in lower power consumption in proposed Adder-subtractor and Multiplier modules as compared to existing ones. HSPICE based circuit simulations were performed on the proposed and existing TALU designs. Simulation results show an improvement of up to 96% in power and up to 95% in PDP for the Adder-subtractor and Multiplier modules. An improvement of up to 90% in power and up to 93% in PDP is obtained for the proposed TALU design as compared to the designs existing in the literature.
引用
收藏
页码:661 / 671
页数:11
相关论文
共 29 条
[1]   CURRENT-MODE CMOS MULTIPLE-VALUED LOGIC-CIRCUITS [J].
CURRENT, KW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (02) :95-107
[2]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part II: Full device model and circuit performance benchmarking [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3195-3205
[3]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3186-3194
[4]  
Dhande A., 2005, P INT C IEEE SCI EL, P1
[5]   Modern microprocessor built from complementary carbon nanotube transistors [J].
Hills, Gage ;
Lau, Christian ;
Wright, Andrew ;
Fuller, Samuel ;
Bishop, Mindy D. ;
Srimani, Tathagata ;
Kanhaiya, Pritpal ;
Ho, Rebecca ;
Amer, Aya ;
Stein, Yosi ;
Murphy, Denis ;
Arvind ;
Chandrakasan, Anantha ;
Shulaker, Max M. .
NATURE, 2019, 572 (7771) :595-+
[6]   Understanding Energy Efficiency Benefits of Carbon Nanotube Field-Effect Transistors for Digital VLSI [J].
Hills, Gage ;
Bardon, Marie Garcia ;
Doornbos, Gerben ;
Yakimets, Dmitry ;
Schuddinck, Pieter ;
Baert, Rogier ;
Jang, Doyoung ;
Mattii, Luca ;
Sherazi, Syed Muhammed Yasser ;
Rodopoulos, Dimitrios ;
Ritzenthaler, Romain ;
Lee, Chi-Shuen ;
Thean, Aaron Voon-Yew ;
Radu, Iuliana ;
Spessot, Alessio ;
Debacker, Peter ;
Catthoor, Francky ;
Raghavan, Praveen ;
Shulaker, Max M. ;
Wong, H-S Philip ;
Mitra, Subhasish .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (06) :1259-1269
[7]   A Novel CNTFET-based Ternary Full Adder [J].
Keshavarzian, Peiman ;
Sarikhani, Rahil .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (03) :665-679
[8]   Design and Evaluation of Multiple Valued Logic Gates Using Pseudo N-Type Carbon Nanotube FETs [J].
Liang, Jinghang ;
Chen, Linbin ;
Han, Jie ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2014, 13 (04) :695-708
[9]   CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits [J].
Lin, Sheng ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) :217-225
[10]   High-Efficient Circuits for Ternary Addition [J].
Mirzaee, Reza Faghih ;
Navi, Keivan ;
Bagherzadeh, Nader .
VLSI DESIGN, 2014,