Versatile stream buffer architecture to exploit the high memory bandwidth of 3-D IC technology

被引:0
|
作者
Lim, Hong-Yeol [1 ]
Park, Gi-Ho [1 ]
机构
[1] Sejong Univ, Dept Comp Engn, Seoul 143747, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 04期
基金
新加坡国家研究基金会;
关键词
3-D integration technology; stream buffer; victim cache;
D O I
10.1587/elex.10.20120971
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional (3-D) integration technology provides various architectural opportunities including huge memory bandwidth. This paper proposes versatile stream buffer architecture to work as a secondary victim cache as well as the conventional stream buffer. The versatile stream buffer utilizes empty spaces to exploit massive memory bandwidth provided by 3-D integration technology and to reduce memory access frequency. Performance evaluation results show that the proposed mechanism with a 16KB stream buffer and a 4KB victim cache can achieve better performance than the conventional L2 cache with the capacity of 256KB and 2MB by 10% and 3%, respectively. The proposed mechanism reduces the miss rate by about 12% more than the conventional L2 cache with the capacity of 256 KB.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] 3-D SIMULATORS LET YOU ANALYZE HIGH-SPEED IC DESIGNS
    DONLIN, M
    COMPUTER DESIGN, 1994, 33 (10): : 150 - 150
  • [42] CHARACTERIZATION AND TESTING OF MEMORY CORES FOR HIGH SPEED 3-D APPLICATION
    BROSSEAU, EF
    GOGOS, B
    AMERICAN CERAMIC SOCIETY BULLETIN, 1966, 45 (08): : 760 - &
  • [43] A High-bandwidth High-capacity Hybrid 3D Memory for GPUs
    Akbarzadeh N.
    Darabi S.
    Gheibi-Fetrat A.
    Mirzaei A.
    Sadrosadati M.
    Sarbazi-Azad H.
    Performance Evaluation Review, 2024, 52 (01): : 67 - 68
  • [44] 3D interconnect architecture for high-bandwidth massively paralleled imager
    Kwiatkowski, K
    Lyke, JC
    Wojnarowski, RJ
    Beche, JF
    Fillion, R
    Kapusta, C
    Millaud, J
    Saia, R
    Wilke, MD
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2003, 509 (1-3): : 200 - 205
  • [45] A 3-D Miniaturized High Selectivity Bandpass Filter in LTCC Technology
    Arabi, Eyad
    Lahti, Markku
    Vaha-Heikkila, Tauno
    Shamim, Atif
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2014, 24 (01) : 8 - 10
  • [46] Performance improvement of the memory hierarchy of RISC-systems by application of 3-D technology
    Kleiner, MB
    Kuhn, SA
    Ramm, P
    Weber, W
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1996, 19 (04): : 709 - 718
  • [47] Endurance-Aware Compiler for 3-D Stackable FeRAM as Global Buffer in TPU-Like Architecture
    Luo, Yuan-Chun
    Lu, Anni
    Luo, Yandong
    Chang, Sou-Chi
    Avci, Uygar
    Yu, Shimeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (09) : 1696 - 1703
  • [48] High performance VLSI Architecture for 3-D DWT (Discrete Wavelet Transform)
    Karthikeyan, R.
    Hegde, Ganapathi
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON INVENTIVE SYSTEMS AND CONTROL (ICISC 2018), 2018, : 892 - 897
  • [49] A Logic-on-Memory Processor-System Design With Monolithic 3-D Technology
    Pentapati, Sai
    Zhu, Lingjun
    Bamberg, Lennart
    Shim, Da Eun
    Garcia-Ortiz, Alberto
    Lim, Sung Kyu
    IEEE MICRO, 2019, 39 (06) : 38 - 45
  • [50] A COTS-Based Novel 3-D DRAM Memory Cube Architecture for Space Applications
    Agnesina, Anthony
    Yamaguchi, James
    Krutzik, Christian
    Carson, John
    Yang-Scharlotta, Jean
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (09) : 2055 - 2068