Versatile stream buffer architecture to exploit the high memory bandwidth of 3-D IC technology

被引:0
|
作者
Lim, Hong-Yeol [1 ]
Park, Gi-Ho [1 ]
机构
[1] Sejong Univ, Dept Comp Engn, Seoul 143747, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2013年 / 10卷 / 04期
基金
新加坡国家研究基金会;
关键词
3-D integration technology; stream buffer; victim cache;
D O I
10.1587/elex.10.20120971
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Three-dimensional (3-D) integration technology provides various architectural opportunities including huge memory bandwidth. This paper proposes versatile stream buffer architecture to work as a secondary victim cache as well as the conventional stream buffer. The versatile stream buffer utilizes empty spaces to exploit massive memory bandwidth provided by 3-D integration technology and to reduce memory access frequency. Performance evaluation results show that the proposed mechanism with a 16KB stream buffer and a 4KB victim cache can achieve better performance than the conventional L2 cache with the capacity of 256KB and 2MB by 10% and 3%, respectively. The proposed mechanism reduces the miss rate by about 12% more than the conventional L2 cache with the capacity of 256 KB.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] 3D IC Architecture Evaluation and Optimization with Digital Compute-in-Memory Designs
    Byun, Hyung Joon
    Gupta, Udit
    Seo, Jae-sun
    PROCEEDINGS OF THE 29TH ACM/IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED 2024, 2024,
  • [32] Impact and Design Guideline of Monolithic 3-D IC at the 7-nm Technology Node
    Chang, Kyungwook
    Acharya, Kartik
    Sinha, Saurabh
    Cline, Brian
    Yeric, Greg
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 2118 - 2129
  • [33] Ultra-high bandwidth memory with 3D-stacked emerging memory cells
    Abe, Keiko
    Tendulkar, Mihir P.
    Jameson, John R.
    Griffin, Peter B.
    Nomura, Kumiko
    Fujita, Shinobu
    Nishi, Yoshio
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 203 - +
  • [34] High Performance VLSI Architecture for 3-D Discrete Wavelet Transform
    Srinivasarao, B. K. N.
    Chakrabarti, Indrajit
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [35] Concave and Convex Structures for Advanced 3-D NAND Flash Memory Technology
    Song, Jiho
    Sim, Jae-Min
    Kim, Beomsu
    Song, Yun-Heub
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (04) : 2810 - 2814
  • [36] A 3-D Packaging Technology with Highly-Parallel Memory/Logic Interconnect
    Kurita, Yoichiro
    Soejima, Koji
    Kikuchi, Katsumi
    Takahashi, Masatake
    Tago, Masamoto
    Koike, Masahiro
    Shibuya, Koujirou
    Yamamichi, Shintaro
    Kawano, Masaya
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (12): : 1512 - 1522
  • [37] Impact of substrate coupling induced by 3D-IC architecture on advanced CMOS technology
    Rousseau, Maxime
    Jaud, Marie-Anne
    Leduc, Patrick
    Farcy, Alexis
    Marty, Antoine
    2009 EUROPEAN MICROELECTRONICS AND PACKAGING CONFERENCE (EMPC 2009), VOLS 1 AND 2, 2009, : 651 - +
  • [38] Memory-Efficient Architecture for 3-D DWT Using Overlapped Grouping of Frames
    Mohanty, Basant K.
    Meher, Pramod K.
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2011, 59 (11) : 5605 - 5616
  • [39] Improvement of Multimedia Performance based on 3-D Stacking Memory Architecture and Software Refinement
    Sun, Yi-Fa
    Liu, Chun-Nan
    Chen, Tse-Min
    Hsieh, Hsien-Ching
    Yeh, Jen-Chieh
    Chang, Yung-Chang
    2012 IEEE 14TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2012 IEEE 9TH INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE AND SYSTEMS (HPCC-ICESS), 2012, : 1618 - 1623
  • [40] In-Memory-Searching Architecture Based on 3D-NAND Technology with Ultra-high Parallelism
    Tseng, Po-Hao
    Lee, Feng-Ming
    Lin, Yu-Hsuan
    Chen, Liang-Yu
    Li, Yung-Chun
    Hu, Han-Wen
    Wang, Yun-Yuan
    Hsieh, Chih-Chang
    Lee, Ming-Hsiu
    Lung, Hsiang-Lan
    Hsieh, Kuang-Yeu
    Wang, Keh-Chung
    Lu, Chih-Yuan
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,