Electrical modelling of Through Silicon Vias (TSVs) and their impact on a CMOS circuit: Ring Oscillator

被引:0
|
作者
Benkechkache, M. A. [1 ]
Latreche, S. [1 ]
Labiod, S. [1 ,2 ]
Betta, G. F. Dalla [3 ]
Pancheri, L. [3 ]
机构
[1] Univ Constantine1, Dept Elect, Lab Hyperfrequencies & Semicond, Constantine, Algeria
[2] Univ Skikda, Dept Phys, Fac Sci, Skikda, Algeria
[3] Univ Trento, Dept Ind Engn, Lab Micro & Nano Syst, Trento, Italy
关键词
3D Integration; 3D-TSV; substrate coupling; CMOS circuits; ring oscillator; GENERATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The astonishing evolution in microelectronic systems pushes the conventional 2D technology to its ultimate limits in terms of both performance and functionality while reducing power and cost criteria. To overcome such challenges, using 3D integration with Through Silicon Vias (TSVs) interconnects, seems to be as a good candidate for the assembly of multilayers into a single stack. Therefore, in this work, we report on the evaluation of the impact of TSV interconnects on the electrical performance of CMOS circuits, particularly the CMOS ring oscillator, by means of SPICE-like simulations. To this purpose, an analytical model is used, which is able to describe the behavior of TSVs and ring oscillator in a circuit level and other phenomena such as the substrate coupling. This study is made in order to optimize the performance of a ring oscillator with the presence of 3D-TSV interconnects as a function of different technological parameters. The analytical approach has proved its effectiveness to perform rapid and reliable simulations to investigate the substrate coupling induced by the TSV on a commonly used CMOS circuits such as the ring oscillator.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Noise Coupling Due To Through Silicon Vias (TSVs) in 3-D Integrated Circuits
    Salman, Emre
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1411 - 1414
  • [32] Characterization and Failure Analysis of Wafer Bonded Devices and unfilled Through-Silicon-Vias (TSVs)
    Cassidy, C.
    Kraft, J.
    Koppitsch, G.
    Brandlhofer, E.
    Steiner, M.
    Schrank, F.
    Erwin, D.
    Raz-Moyal, E.
    ISTFA 2008: CONFERENCE PROCEEDINGS FROM THE 34TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2008, : 368 - +
  • [33] Parasitic Inductance of Non-Uniform Through-Silicon Vias (TSVs) for Microwave Applications
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (07) : 424 - 426
  • [34] Microstructure Evolution and Defect Formation in Cu Through-Silicon Vias (TSVs) During Thermal Annealing
    Shin, Hae-A-Seul
    Kim, Byoung-Joon
    Kim, Ju-Heon
    Hwang, Sung-Hwan
    Budiman, Arief Suriadi
    Son, Ho-Young
    Byun, Kwang-Yoo
    Tamura, Nobumichi
    Kunz, Martin
    Kim, Dong-Ik
    Joo, Young-Chang
    JOURNAL OF ELECTRONIC MATERIALS, 2012, 41 (04) : 712 - 719
  • [35] Precision depth measurement of through silicon vias (TSVs) on 3D semiconductor packaging process
    Jin, Jonghan
    Kim, Jae Wan
    Kang, Chu-Shik
    Kim, Jong-Ahn
    Lee, Sunghun
    OPTICS EXPRESS, 2012, 20 (05): : 5011 - 5016
  • [36] Vapor Deposition of Highly Conformal Copper Seed Layers for Plating Through-Silicon Vias (TSVs)
    Au, Yeung
    Wang, Qing Min
    Li, Huazhi
    Lehn, Jean-Sebastien M.
    Shenai, Deo V.
    Gordon, Roy G.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2012, 159 (06) : D382 - D385
  • [37] Microstructure Evolution and Defect Formation in Cu Through-Silicon Vias (TSVs) During Thermal Annealing
    Hae-A-Seul Shin
    Byoung-Joon Kim
    Ju-Heon Kim
    Sung-Hwan Hwang
    Arief Suriadi Budiman
    Ho-Young Son
    Kwang-Yoo Byun
    Nobumichi Tamura
    Martin Kunz
    Dong-Ik Kim
    Young-Chang Joo
    Journal of Electronic Materials, 2012, 41 : 712 - 719
  • [38] Gold TSVs (Through Silicon Vias) for High-Frequency III-V Semiconductor Applications
    Kroehnert, K.
    Glaw, V.
    Engelmann, G.
    Jordan, R.
    Samulewicz, K.
    Hauck, K.
    Cronin, R.
    Robertson, M.
    Ehrmann, O.
    Lang, K. -D.
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 82 - 87
  • [39] A Low Stress Bond Pad Design for Low Temperature Solder Interconnections on Through Silicon Vias (TSVs)
    Zhang, Xiaowu
    Rajoo, R.
    Selvanayagam, C. S.
    Premachandran, C. S.
    Choi, W. K.
    Ho, S. W.
    Ong, S. W.
    Xie, Ling
    Pinjala, D.
    Sekhar, V. N.
    Kwong, D. -L.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1657 - 1663
  • [40] Low-loss through silicon Vias (TSVs) for RF system 3D integration
    Fei, Xinxing
    Wang, Yong
    Wei, Wei
    2022 IEEE 10TH ASIA-PACIFIC CONFERENCE ON ANTENNAS AND PROPAGATION, APCAP, 2022,