Electrical modelling of Through Silicon Vias (TSVs) and their impact on a CMOS circuit: Ring Oscillator

被引:0
|
作者
Benkechkache, M. A. [1 ]
Latreche, S. [1 ]
Labiod, S. [1 ,2 ]
Betta, G. F. Dalla [3 ]
Pancheri, L. [3 ]
机构
[1] Univ Constantine1, Dept Elect, Lab Hyperfrequencies & Semicond, Constantine, Algeria
[2] Univ Skikda, Dept Phys, Fac Sci, Skikda, Algeria
[3] Univ Trento, Dept Ind Engn, Lab Micro & Nano Syst, Trento, Italy
关键词
3D Integration; 3D-TSV; substrate coupling; CMOS circuits; ring oscillator; GENERATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The astonishing evolution in microelectronic systems pushes the conventional 2D technology to its ultimate limits in terms of both performance and functionality while reducing power and cost criteria. To overcome such challenges, using 3D integration with Through Silicon Vias (TSVs) interconnects, seems to be as a good candidate for the assembly of multilayers into a single stack. Therefore, in this work, we report on the evaluation of the impact of TSV interconnects on the electrical performance of CMOS circuits, particularly the CMOS ring oscillator, by means of SPICE-like simulations. To this purpose, an analytical model is used, which is able to describe the behavior of TSVs and ring oscillator in a circuit level and other phenomena such as the substrate coupling. This study is made in order to optimize the performance of a ring oscillator with the presence of 3D-TSV interconnects as a function of different technological parameters. The analytical approach has proved its effectiveness to perform rapid and reliable simulations to investigate the substrate coupling induced by the TSV on a commonly used CMOS circuits such as the ring oscillator.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Electrical and optical Through Silicon Vias (TSVs) for high frequency photonic applications
    Kraft, J.
    Meinhardt, G.
    Molnar, K.
    Bodner, T.
    Schrank, F.
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2389 - 2393
  • [2] Rigorous Electrical Modeling of Through Silicon Vias (TSVs) with MOS Capacitance Effects
    Bandyopadhyay, Tapobrata
    Han, Ki Jin
    Chung, Daehyun
    Chatterjee, Ritwik
    Swaminathan, Madhavan
    Tummala, Rao
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (06): : 893 - 903
  • [3] A Novel Circuit Model for Multiple Through Silicon Vias (TSVs) in 3D IC
    Yi, Yang
    Zhou, Yaping
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [4] INTERFACIAL DELAMINATION BETWEEN THROUGH SILICON VIAS (TSVS) AND SILICON MATRIX
    Lu, Kuan Hsun
    Ryu, Suk-Kyu
    Zhao, Qiu
    Huang, Rui
    Ho, Paul S.
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION 2010, VOL 4, 2012, : 117 - 124
  • [5] Silicon interposer with TSVs (through silicon vias) and fine multilayer wiring
    Sunohara, Masahiro
    Tokunaga, Takayuki
    Kurihara, Takashi
    Higashi, Mitsutoshi
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 847 - 852
  • [6] Reliability of through-silicon-vias (TSVs) with benzocyclobutene liners
    Chen, Qianwen
    Yu, Wuyang
    Huang, Cui
    Tan, Zhimin
    Wang, Zheyao
    MICROELECTRONICS RELIABILITY, 2013, 53 (05) : 725 - 732
  • [7] Impact of polyimide liner on high-aspect-ratio through-silicon-vias (TSVs): electrical characteristics and copper protrusion
    Shiwei Wang
    Yangyang Yan
    Zhiqiang Cheng
    Zhiming Chen
    Yingtao Ding
    Microsystem Technologies, 2017, 23 : 3757 - 3764
  • [8] Impact of polyimide liner on high-aspect-ratio through-silicon-vias (TSVs): electrical characteristics and copper protrusion
    Wang, Shiwei
    Yan, Yangyang
    Cheng, Zhiqiang
    Chen, Zhiming
    Ding, Yingtao
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (08): : 3757 - 3764
  • [9] Electrical modeling and characterization of through-silicon vias (TSVs) for 3-D integrated circuits
    Savidis, Ioannis
    Alam, Syed M.
    Jain, Ankur
    Pozder, Scott
    Jones, Robert E.
    Chatterjee, Ritwik
    MICROELECTRONICS JOURNAL, 2010, 41 (01) : 9 - 16
  • [10] A CMOS-compatible process for fabricating electrical through-vias in silicon
    Andry, P. S.
    Tsang, C.
    Sprogis, E.
    Patel, C.
    Wright, S. L.
    Webb, B. C.
    Buchwalter, L. P.
    Manzer, D.
    Horton, R.
    Polastre, R.
    Knickerbocker, J.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 831 - +