共 8 条
Area- and Power-Efficient Architecture for High-Throughput Implementationof Lifting 2-D DWT
被引:45
作者:
Mohanty, Basant K.
[1
]
Mahajan, Anurag
[1
]
Meher, Pramod K.
[2
]
机构:
[1] Jaypee Univ Engn & Technol, Dept Elect & Commun Engn, Guna 473226, Madhya Pradesh, India
[2] Inst Infocomm Res, Dept Embedded Syst, Singapore 138632, Singapore
关键词:
Block processing;
discrete wavelet transform (DWT);
lifting;
systolic VLSI;
2-D DWT;
DISCRETE WAVELET TRANSFORM;
VLSI ARCHITECTURE;
SCHEME;
D O I:
10.1109/TCSII.2012.2200169
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
We have suggested a new data-access scheme for the computation of lifting two-dimensional (2-D) discrete wavelet transform (DWT) without using data transposition. We have derived a linear systolic array directly from the dependence graph (DG) and a 2-D systolic array from a suitably segmented DG for parallel and pipeline implementation of 1-D DWT. These two systolic arrays are used as building blocks to derive the proposed transposition-free structure for lifting 2-D DWT. The proposed structure requires only a small on-chip memory of (4N + 8P) words and processes a block of P samples in every cycle, where N is the image width. Moreover, it has small output latency of nine cycles and does not require control signals which are commonly used in most of the existing DWT structures. Compared with the best of the existing high-throughput structures, the proposed structure requires the same arithmetic resources but involves 1.5N less on-chip memory and offers the same throughput rate. ASIC synthesis result shows that the proposed structure for block size 8 and image size 512 x 512 involves 28% less area, 35% less area-delay product, and 27% less energy per image than the best of the corresponding existing structures. Apart from that, the proposed structure is regular and modular; and it can be easily configured for different block sizes.
引用
收藏
页码:434 / 438
页数:5
相关论文