A mismatch-independent DNL pipelined analog-to-digital converter

被引:4
作者
Ren, Y [1 ]
Leung, BH
Lin, YM
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
[2] Silicon Creat, San Ramon, CA 94583 USA
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 1999年 / 46卷 / 05期
关键词
capacitor mismatch; differential nonlinearity (DNL); digital error correction; gain boosting; integral nonlinearity (INL); operational transconductance amplifier (OTA); pipelined analog-to-digital converter;
D O I
10.1109/82.769800
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A novel approach for CMOS pipelined analog-to-digital conversion based on switched-capacitor implementation is proposed. This converter's differential nonlinearity (DNL) is independent of any element mismatches in residue amplification, Derivations of the causes on DNL errors in conventional architectures are presented. The DNL of any pipelined converter is dependent upon the conditioning of the residue in the sub-digital-to-analog converter (sub-DAC) and interstage gain stages more than in the choice threshold of the sub-analog-to-digital converter. With well-conditioned residue, any errors made in the sub-DAC's of any earlier stage are evenly distributed over the range of subsequent stages' digital codes. This property is exploited in the design of the proposed converter, which achieves a measured 12-bit resolution and a simulated resolution of 13 bits, even under a 5% mismatch in capacitor ratios. The prototype is implemented using an operational transconductance amplifier with gain boosting. The ADC runs at 10 MHz (3.3 Ms/s).
引用
收藏
页码:517 / 526
页数:10
相关论文
共 8 条
[1]   A FAST-SETTLING CMOS OP AMP FOR SC CIRCUITS WITH 90-DB DC GAIN [J].
BULT, K ;
GEELEN, GJGM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1379-1384
[2]   A HIGH-RESOLUTION MULTIBIT SIGMA-DELTA MODULATOR WITH INDIVIDUAL-LEVEL AVERAGING [J].
CHEN, F ;
LEUNG, BH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (04) :453-460
[3]  
LEWIS DC, 1992, FELINE PRACT, V20, P27
[4]   DESIGN PROCEDURES FOR A FULLY DIFFERENTIAL FOLDED-CASCODE CMOS OPERATIONAL-AMPLIFIER [J].
MALLYA, SM ;
NEVIN, JH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (06) :1737-1740
[5]  
SOCLOF S, 1991, DESIGN APPL ANALOG I
[6]   A 12-BIT 1-MSAMPLE/S CAPACITOR ERROR-AVERAGING PIPELINED A/D CONVERTER [J].
SONG, BS ;
TOMPSETT, MF ;
LAKSHMIKUMAR, KR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1324-1333
[7]   A PIPELINED 13-BIT, 250-KS/S, 5-V ANALOG-TO-DIGITAL CONVERTER [J].
SUTARJA, S ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1316-1323
[8]  
WU J, 1994, P IEEE ISCAS 94, P461