Performance assessment of nanoscale double- and triple-gate FinFETs

被引:75
作者
Kranti, A [1 ]
Armstrong, GA [1 ]
机构
[1] Queens Univ Belfast, Sch Elect & Elect Engn, NISRC, Belfast BT9 5AH, Antrim, North Ireland
关键词
D O I
10.1088/0268-1242/21/4/002
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Based on 3D simulations, we report a performance assessment of triple- and double-gate FinFETs for high performance (HP), low operating power (LOP) and low standby power (LSTP) logic technologies according to ITRS 65 nm node specifications. The impact of spacer width, lateral source/drain doping gradient, aspect ratio, fin thickness and height along with gate work function on the device performance has been analysed in detail and guidelines are presented to meet the ITRS projections. The design guidelines proposed for a 65 nm node are also examined for a 45 nm node for triple- and double-gate FinFETs. Results show that lateral source/drain doping gradient along with spacer width can not only effectively control short channel effects, thus presenting low off-current, but can also be optimized to achieve low values of intrinsic delay. FinFETs should be designed with a higher aspect ratio (similar to 4) along with lower values of fin thickness to achieve ITRS tat-gets for off-current and intrinsic delay. Triple-gate FinFETs show greater design flexibility in selecting important technological and device parameters as compared to double-gate devices. A design window is presented to achieve ITRS targets for the three logic technology requirements with triple- and double-gate FinFETs.
引用
收藏
页码:409 / 421
页数:13
相关论文
共 61 条
  • [1] ANIL KG, 2003, P EUR SOL STAT DEV R
  • [2] Random dopant induced threshold voltage lowering and fluctuations in sub-0.1 μm MOSFET's:: A 3-D "atomistic" simulation study
    Asenov, A
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (12) : 2505 - 2513
  • [3] Scaling theory for cylindrical, fully-depleted, surrounding-gate MOSFET's
    Auth, CP
    Plummer, JD
    [J]. IEEE ELECTRON DEVICE LETTERS, 1997, 18 (02) : 74 - 76
  • [4] DOUBLE-GATE SILICON-ON-INSULATOR TRANSISTOR WITH VOLUME INVERSION - A NEW DEVICE WITH GREATLY ENHANCED PERFORMANCE
    BALESTRA, F
    CRISTOLOVEANU, S
    BENACHIR, M
    BRINI, J
    ELEWA, T
    [J]. IEEE ELECTRON DEVICE LETTERS, 1987, 8 (09) : 410 - 412
  • [5] Electron transport in a model Si transistor
    Banoo, K
    Lundstrom, MS
    [J]. SOLID-STATE ELECTRONICS, 2000, 44 (09) : 1689 - 1695
  • [6] Corner effect in double and triple gate FinFETs
    Burenkov, A
    Lorenz, J
    [J]. ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 135 - 138
  • [7] CMOS circuit performance enhancement by surface orientation optimization
    Chang, LL
    Ieong, M
    Yang, M
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (10) : 1621 - 1627
  • [8] A comprehensive analytical subthreshold swing (S) model for double-gate MOSFETs
    Chen, Q
    Agrawal, B
    Meindl, JD
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (06) : 1086 - 1090
  • [9] Shift and ratio method revisited: extraction of the fin width in multi-gate devices
    Collaert, N
    Dixit, A
    Anil, KG
    Rooyackers, R
    Veloso, A
    De Meyer, K
    [J]. SOLID-STATE ELECTRONICS, 2005, 49 (05) : 763 - 768
  • [10] Coupling effects and channels separation in FinFETs
    Daugé, F
    Pretet, J
    Cristoloveanu, S
    Vandooren, A
    Mathew, L
    Jomaah, J
    Nguyen, BY
    [J]. SOLID-STATE ELECTRONICS, 2004, 48 (04) : 535 - 542