An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design

被引:62
作者
Chang, Yun-Nan [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
关键词
Fast Fourier transform (FFT); pipeline FFT;
D O I
10.1109/TCSII.2008.2008074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an efficient VLSI architecture of a pipeline fast Fourier transform (FFT) processor capable of producing the normal output order sequence is presented. A new FFT design based on the decimated dual-path delay feed-forward data commutator unit by splitting the input stream into two half-word streams is first proposed. The resulting architecture can achieve full hardware efficiency such that the required number of adders can be reduced by half. Next, in order to generate the normal output order sequence, this paper also presents a sequence conversion method by integrating the conversion function into the last-stage data commutator module.
引用
收藏
页码:1234 / 1238
页数:5
相关论文
共 12 条
[1]   A PIPELINED FFT PROCESSOR FOR WORD-SEQUENTIAL DATA [J].
BI, G ;
JONES, EV .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (12) :1982-1985
[2]   A FAST SINGLE-CHIP IMPLEMENTATION OF 8192-COMPLEX POINT FFT [J].
BIDET, E ;
CASTELAIN, D ;
JOANBLANQ, C ;
SENN, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :300-305
[3]   High-throughput VLSI architecture for FFT computation [J].
Cheng, Chao ;
Parhi, Keshab K. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) :863-867
[4]   Designing pipeline FFT processor for OFDM (de)modulation [J].
He, SS ;
Torkelson, M .
1998 URSI SYMPOSIUM ON SIGNALS, SYSTEMS, AND ELECTR ONICS, 1998, :257-262
[5]   A new VLSI-oriented FFT algorithm and implementation [J].
Jia, LH ;
Gao, YH ;
Isoaho, J ;
Tenhunen, H .
ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, :337-341
[6]  
Lenart T, 2003, PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, P45
[7]   Fast Fourier transform processor based on low-power and area-efficient algorithm [J].
Oh, JY ;
Lim, MS .
PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, :198-201
[8]  
Park SY, 2001, 2001 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS I AND II, CONFERENCE PROCEEDINGS, P457, DOI 10.1109/PACRIM.2001.953668
[9]  
Se Ho Park, 1999, AP-ASIC'99. First IEEE Asia Pacific Conference on ASICs (Cat. No.99EX360), P262, DOI 10.1109/APASIC.1999.824079
[10]   A RADIX 4 DELAY COMMUTATOR FOR FAST FOURIER-TRANSFORM PROCESSOR IMPLEMENTATION [J].
SWARTZLANDER, EE ;
YOUNG, WKW ;
JOSEPH, SJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (05) :702-709