TSV-based Decoupling Capacitor Schemes in 3D-IC

被引:0
|
作者
Song, Eunseok [1 ]
Pak, Jun So [1 ]
Kim, Joungho [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Terahertz Interconnect & Package Lab, Taejon 305701, South Korea
关键词
SILICON; MODEL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, the scheme of a TSV-based decoupling capacitor stacked chip (DCSC) is proposed as a decoupling capacitor scheme to be possibly implemented in 3D-IC. The conventional decoupling capacitor schemes to be applied in a 3D-IC system include on-chip NMOS capacitors and package-level decoupling capacitor solutions. The proposed TSV-based DCSC scheme that can improve a disadvantage (i.e., relatively small capacitances) in the conventional on-chip NMOS capacitors and a limitation in package-level decoupling capacitor solutions represents excellent 3D-PDN (power delivery network) performance. In the comparison of the proposed TSV-based DCSC scheme with the conventional decoupling capacitor schemes, the propose scheme shows a similar level to the chip PDN that implements on-chip NMOS capacitors more than 10 nF and an SSN suppression effect of 93% compared to that of on-package decoupling capacitors. However, in the case of the on-chip NMOS capacitors, as an additional chip area, few mm x few mm, is required to ensure a capacitance of 10 nF, it is a scheme that has a limitation in increasing chip sizes. In conclusion, the proposed TSV-based DCSC is a decoupling capacitor solution that represents the most appropriate and excellent PDN performance in a 3D-IC system.
引用
收藏
页码:1340 / 1344
页数:5
相关论文
共 50 条
  • [11] Compact TSV-based Wideband Bandpass Filters on 3-D IC
    Tseng, Ying-Cheng
    Chen, Peng-Shu
    Lo, Wei-Chung
    Wu, Shih-Hsien
    Wu, Tzong-Lin
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2083 - 2088
  • [12] Online Fault Tolerance Technique for TSV-Based 3-D-IC
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1567 - 1571
  • [13] Signal Integrity Design of TSV and Interposer in 3D-IC
    Cho, Jonghyun
    Kim, Joungho
    2013 IEEE 4TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2013,
  • [14] Based IBIST auto-parallel reconfiguration of TSV defect in 3D-IC
    Benabdeladhim, Mohamed
    Hamdi, Belgacem
    Fradi, Aymen
    2015 2ND WORLD SYMPOSIUM ON WEB APPLICATIONS AND NETWORKING (WSWAN), 2015,
  • [15] TSV Assignment of Thermal and Wirelength Optimization for 3D-IC Routing
    Zhao, Yi
    Hao, Cong
    Yoshimura, Takeshi
    2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2018, : 155 - 162
  • [16] TSV- and delay-aware 3D-IC floorplanning
    Mohammad A. Ahmed
    S. Mohapatra
    M. Chrzanowska-Jeske
    Analog Integrated Circuits and Signal Processing, 2016, 87 : 235 - 248
  • [17] Adaptive 3D-IC TSV Fault Tolerance Structure Generation
    Chen, Song
    Xu, Qi
    Yu, Bei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (05) : 949 - 960
  • [18] Test-TSV Estimation During 3D-IC Partitioning
    Panth, Shreepad
    Samadi, Kambiz
    Lim, Sung Kyu
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [19] 3D-IC Signal TSV Assignment for Thermal and Wirelength Optimization
    Qian, Yuxin
    Hao, Cong
    Yoshimura, Takeshi
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,
  • [20] A bilayer temporary bonding solution for 3D-IC TSV fabrication
    Ho, Andrew
    SOLID STATE TECHNOLOGY, 2013, 56 (08) : 28 - 31