An Artificial Neural Network Assisted Optimization System for Analog Design Space Exploration

被引:69
作者
Li, Yaping [1 ]
Wang, Yong [1 ]
Li, Yusong [1 ]
Zhou, Ranran [1 ]
Lin, Zhaojun [1 ]
机构
[1] Shandong Univ, Sch Microelect, Jinan 250101, Peoples R China
关键词
Optimization; Data models; Computational modeling; Integrated circuit modeling; SPICE; Artificial neural networks; Analog circuits; Analog circuit optimization; artificial neural network (ANN); genetic algorithm (GA); global optimization; local optimization; EVOLUTIONARY COMPUTATION; CIRCUIT OPTIMIZATION; EFFICIENT; RF; COMPENSATION; AWARE; APPROXIMATION; METHODOLOGY; AMPLIFIERS; MODELS;
D O I
10.1109/TCAD.2019.2961322
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This article presents a new analog circuit optimization system for automated sizing of analog integrated circuits. It consists of a genetic algorithm (GA)-based global optimization engine and an artificial neural network (ANN)-based local optimization engine. The key new idea is to use parallel computation to train ANN models for design space neighborhoods thus the local minimum search (LMS) can have a much faster search speed. For the GA-based global optimization, circuit performances are calculated by parallel SPICE simulations. For the LMS, circuit performance data are derived from ANN model predictions instead of SPICE simulations. Since the most time for an ANN-based LMS is spent on SPICE calls which can be run in parallel, the LMS process can also exploit the multiple core configuration of a modern computational server in addition to the GA global search. The fully parallelized optimization system is deployed to design a two-stage rail-to-rail operational amplifier and a fifth-order active-RC Chebyshev complex band-pass filter. The experimental results show that the proposed method provides about four times speed enhancement and comparable results compared with traditional approaches employing the same parallel global optimization but sequential SPICE calls during LMS.
引用
收藏
页码:2640 / 2653
页数:14
相关论文
共 49 条
[1]  
[Anonymous], 2017, PROC IEEE 26 C ELECT
[2]  
[Anonymous], 2002, Recent Advances in Parallel Virtual Machine and Message Passing Interface
[3]   Synthesis Procedure of Configurable Building Block-Based Linear and Nonlinear Analog Circuits [J].
Bhanja, Mousumi ;
Ray, Baidya Nath .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (12) :1940-1953
[4]   A study on global and local optimization techniques for TCAD analysis tasks [J].
Binder, T ;
Heitzinger, C ;
Selberherr, S .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (06) :814-822
[5]   A CAD methodology for optimizing transistor current and sizing in analog CMOS design [J].
Binkley, DM ;
Hopper, CE ;
Tucker, SD ;
Moss, BC ;
Rochelle, JM ;
Foty, DP .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (02) :225-237
[6]   Design procedures for three-stage CMOS OTAs with nested-Miller compensation [J].
Cannizzaro, Salvatore Omar ;
Grasso, Alfio Dario ;
Mita, Rosario ;
Palumbo, Gaetano ;
Pennisi, Salvatore .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) :933-940
[7]  
Ceperic V, 2004, ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems, P391
[8]  
Chen MJ, 2006, IEEE VLSI TEST SYMP, P278
[9]   SUPPORT-VECTOR NETWORKS [J].
CORTES, C ;
VAPNIK, V .
MACHINE LEARNING, 1995, 20 (03) :273-297
[10]   Circuit simplification for the symbolic analysis of analog integrated circuits [J].
Daems, W ;
Gielen, G ;
Sansen, W .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (04) :395-407