An Ultra Low-Power Hardware Accelerator for Automatic Speech Recognition

被引:0
|
作者
Yazdani, Reza [1 ]
Segura, Albert [1 ]
Arnau, Jose-Maria [1 ]
Gonzalez, Antonio [1 ]
机构
[1] Univ Politecn Cataluna, Comp Architecture Dept, E-08028 Barcelona, Spain
来源
2016 49TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO) | 2016年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Automatic Speech Recognition (ASR) is becoming increasingly ubiquitous, especially in the mobile segment. Fast and accurate ASR comes at a high energy cost which is not affordable for the tiny power budget of mobile devices. Hardware acceleration can reduce power consumption of ASR systems, while delivering high-performance. In this paper, we present an accelerator for large-vocabulary, speaker-independent, continuous speech recognition. It focuses on the Viterbi search algorithm, that represents the main bottleneck in an ASR system. The proposed design includes innovative techniques to improve the memory subsystem, since memory is identified as the main bottleneck for performance and power in the design of these accelerators. We propose a prefetching scheme tailored to the needs of an ASR system that hides main memory latency for a large fraction of the memory accesses with a negligible impact on area. In addition, we introduce a novel bandwidth saving technique that removes 20% of the off-chip memory accesses issued during the Viterbi search. The proposed design outperforms software implementations running on the CPU by orders of magnitude and achieves 1.7x speedup over a highly optimized CUDA implementation running on a high-end Geforce GTX 980 GPU, while reducing by two orders of magnitude (287x) the energy required to convert the speech into text.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] An Ultra Low-power Hardware Accelerator for Acoustic Scoring in Speech Recognition
    Tabani, Hamid
    Arnau, Jose-Maria
    Tubella, Jordi
    Gonzalez, Antonio
    2017 26TH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT), 2017, : 41 - 52
  • [2] A Low-Power Hardware Search Architecture for Speech Recognition
    Bourke, Patrick J.
    Rutenbar, Rob A.
    INTERSPEECH 2008: 9TH ANNUAL CONFERENCE OF THE INTERNATIONAL SPEECH COMMUNICATION ASSOCIATION 2008, VOLS 1-5, 2008, : 2102 - 2105
  • [3] A Low-Power, High-Performance Speech Recognition Accelerator
    Yazdani, Reza
    Arnau, Jose-Maria
    Gonzalez, Antonio
    IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (12) : 1817 - 1831
  • [4] The Hardware Accelerator of The Automatic Speech Recognition for The Continuous Korean Words
    Kim, Juyeob
    Kim, Yunjoo
    Kim, Wonjong
    Lee, Joohyun
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 213 - 214
  • [5] Low-Power Hardware Accelerator for Detrending Measured Biopotential Data
    Mittal, Rakshit
    Prince, A. Amalin
    Nalband, Saif
    Robert, Femi
    Fredo, Agastinose Ronickom Jac
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2021, 70
  • [6] MindReading: An Ultra Low-Power Photonic Accelerator or EEG-based Human Intention Recognition
    Lou, Qian
    Liu, Wenyang
    Liu, Weichen
    Guo, Feng
    Jiang, Lei
    2020 25TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2020, 2020, : 464 - 469
  • [7] Design and Evaluation of an Ultra Low-power Human-quality Speech Recognition System
    Pinto, Dennis
    Arnau, Jose-Maria
    Gonzalez, Antonio
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2020, 17 (04)
  • [8] A low-power asynchronous hardware implementation of a novel SVM classifier, with an application in a speech recognition system
    Batista, Gracieth C.
    Oliveira, Duarte L.
    Saotome, Osamu
    Silva, Washington L. S.
    MICROELECTRONICS JOURNAL, 2020, 105
  • [9] A Low-Power Streaming Speech Enhancement Accelerator for Edge Devices
    Wu, Ci-Hao
    Chang, Tian-Sheuan
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2024, 5 : 128 - 140
  • [10] A Low-Power Hierarchical CNN Hardware Accelerator for Bearing Fault Diagnosis
    Liang, Yu-Pei
    Hsu, Yao-Shun
    Chung, Ching-Che
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2024, 73