Efficient Memory Repair Using Cache-Based Redundancy

被引:8
作者
Axelos, Nicholas [1 ]
Pekmestzi, Kiamal [1 ]
Gizopoulos, Dimitris [2 ]
机构
[1] Natl Tech Univ Athens, Dept Elect & Comp Engn, Athens 15780, Greece
[2] Univ Athens, Dept Informat & Telecommun, Athens 15784, Greece
关键词
Cache; fault tolerance; memory; redundancy; reliability; repair; IN SELF-REPAIR; INTRINSIC PARAMETER FLUCTUATIONS; DOPANT FLUCTUATIONS; SRAM; DESIGN; MANUFACTURABILITY; ARCHITECTURE; VARIABILITY; SIMULATION; TOLERANCE;
D O I
10.1109/TVLSI.2011.2170593
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In modern processes, conventional defect density and variability related yield losses are a major concern for the aggressive memory designs in integrated circuits. Synergistic action for memory repair at the circuit and architectural level is essential to maintain the yields and profitability of past technology nodes. In this paper, we propose a scalable memory repair architecture that utilizes a set of direct-mapped cache banks to replace faulty words. Statistical and mathematical probability analysis shows that the proposed scheme achieves high repairability levels with low area and static power dissipation overheads, the latter being a dominant issue in nanometer technologies. It is therefore a suitable solution along with other mature memory repair techniques, to enhance the overall repairability features and guarantee the correct and reliable operation of embedded memories in nanometer technologies.
引用
收藏
页码:2278 / 2288
页数:11
相关论文
共 49 条
[1]   A novel fault tolerant cache to improve yield in nanometer technologies [J].
Agarwal, A ;
Paul, BC ;
Roy, K .
10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, :149-154
[2]   Simulation of intrinsic parameter fluctuations in decananometer and nanometer-scale MOSFETs [J].
Asenov, A ;
Brown, AR ;
Davies, JH ;
Kaya, S ;
Slavcheva, G .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (09) :1837-1852
[3]   An on-line BIST RAM architecture with self-repair capabilities [J].
Benso, A ;
Chiusano, S ;
Di Natale, G ;
Prinetto, P .
IEEE TRANSACTIONS ON RELIABILITY, 2002, 51 (01) :123-128
[4]   An 8T-SRAM for variability tolerance and low-voltage operation in high-performance caches [J].
Chang, Leland ;
Montoye, Robert K. ;
Nakamura, Yutaka ;
Batson, Kevin A. ;
Eickemeyer, Richard J. ;
Dennard, Robert H. ;
Haensch, Wilfried ;
Jamsek, Damir .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :956-963
[5]  
Denq LM, 2006, ASIAN TEST SYMPOSIUM, P25
[6]   Random Yield Prediction Based on a Stochastic Layout Sensitivity Model [J].
Ghaida, Rani S. ;
Doniger, Ken ;
Zarkesh-Ha, Payman .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2009, 22 (03) :329-337
[7]   The state-of-art and future trends in testing embedded memories [J].
Hamdioui, S ;
Gaydadjiev, G ;
de Goor, AJV .
RECORDS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2004, :54-59
[8]  
Heon-Cheol Kim, 1999, ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361), P602, DOI 10.1109/ICVC.1999.821012
[9]  
HP Labs Palo Alto CA, 2010, CACTI INT CACH MEM A
[10]   ProTaR: An infrastructure IP for repairing RAMs in system-on-chips [J].
Huang, Chao-Da ;
Li, Jin-Fu ;
Tseng, Tsu-Wei .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) :1135-1143