Subthreshold Characteristic Analysis and Models for Tri-Gate SOI MOSFETs Using Substrate Bias Induced Effects

被引:14
作者
Gola, Deepti [1 ]
Singh, Balraj [2 ]
Tiwari, Pramod Kumar [1 ]
机构
[1] Indian Inst Technol Patna, Dept Elect Engn, Patna 801103, Bihar, India
[2] Govind Ballabh Pant Inst Engn & Technol, Dept Elect & Commun Engn, Pauri 246194, India
关键词
Subthreshold current; substrate bias; silicon-on-insulator MOSFETs; drain induced barrier lowering; subthreshold swing; THRESHOLD VOLTAGE MODEL; CHANNEL;
D O I
10.1109/TNANO.2019.2906567
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes the substrate bias voltage dependent subthreshold models of channel potential, threshold voltage, current, drain induced barrier lowering, and subthreshold swing for tri-gate silicon-on-insulator (SOI) MOSFETs (TG-MOSFETs). The substrate induced surface potential effect has also been included in the derived models. A quasi-three-dimensional (3-D) approach has been used to derive the minimum of channel potential, which is later used to derive models of threshold voltage, current, drain induced barrier lowering, and swing. The analytical results of TG-SOI MOSFET have been compared with the simulation results obtained from the Visual TCAD, a 3-D device simulator from Cogenda Pvt. Ltd.
引用
收藏
页码:329 / 335
页数:7
相关论文
共 28 条
[1]  
[Anonymous], 2009, FUNDAMENTALS MODERN, DOI DOI 10.1017/CBO9781139195065
[2]   UTBB SOI MOSFETs analog figures of merit: Effects of ground plane and asymmetric double-gate regime [J].
Arshad, M. K. Md ;
Makovejev, S. ;
Olsen, S. ;
Andrieu, F. ;
Raskin, J. -P. ;
Flandre, D. ;
Kilchytska, V. .
SOLID-STATE ELECTRONICS, 2013, 90 :56-64
[3]   A Novel Quasi-3-D Threshold Voltage Model for Fully Depleted Quadruple-Gate (FDQG) MOSFETs: With Equivalent Number of Gates (ENG) Included [J].
Chiang, Te-Kuang .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (06) :1022-1025
[4]   A Novel Short-Channel Model for Threshold Voltage of Trigate MOSFETs With Localized Trapped Charges [J].
Chiang, Te-Kuang .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2012, 12 (02) :311-316
[5]  
Colinge JP, 2008, INTEGR CIRCUIT SYST, P1, DOI 10.1007/978-0-387-71752-4_1
[6]   THRESHOLD VOLTAGE MODELING AND THE SUBTHRESHOLD REGIME OF OPERATION OF SHORT-CHANNEL MOSFETS [J].
FJELDLY, TA ;
SHUR, M .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (01) :137-145
[7]  
Genius, 2008, GEN 3 D DEV SIM VERS
[8]   Analytical modeling of subthreshold swing in undoped trigate SOI MOSFETs [J].
Ghanatian, Hamdam ;
Hosseini, Seyed Ebrahim .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (02) :508-515
[9]   Subthreshold Modeling of Tri-Gate Junctionless Transistors With Variable Channel Edges and Substrate Bias Effects [J].
Gola, Deepti ;
Singh, Balraj ;
Tiwari, Pramod Kumar .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (05) :1663-1671
[10]   A Threshold Voltage Model of Tri-Gate Junctionless Field-Effect Transistors Including Substrate Bias Effects [J].
Gola, Deepti ;
Singh, Balraj ;
Tiwari, Pramod Kumar .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (09) :3632-3638