A Fractional-N Frequency Divider for SSCG Using a Single Dual-Modulus Integer Divider and a Phase Interpolator

被引:0
|
作者
Choi, Young-Ho [1 ]
Sim, Jae-Yoon [1 ]
Park, Hong-June [1 ,2 ]
机构
[1] Pohang Univ Sci & Technol POSTECH, Dept Elect & Elect Engn, Pohang, South Korea
[2] Pohang Univ Sci & Technol POSTECH, Div IT Convers Engn, WCU Program, Pohang, South Korea
基金
新加坡国家研究基金会;
关键词
Fractional-N frequency divider; peak sprectrum reduction; Spread Spectrum Clock Generator; SSCG; SPECTRUM CLOCK GENERATOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fractional-N frequency divider for 2.5GHz SSCG is implemented by using a single 79/80 dual-modulus integer divider and a phase interpolator. The dual-modulus divider accepts one of the 4-phase 2.5GHz VCO outputs as input. The outputs of the dual-modulus divider is sampled by the 4-phase VCO outputs to generate 5-phase signals, which are used to generate a fractional-N divided signal with the division ratio 79+K/64 (K=0 similar to 64) by using a 1/16 phase interpolator and a phase rotator. The output jitter due to the quantization noise as in delta-sigma modulator (DSM) based divider is eliminated. An implementation of the SSCG using the proposed fractional-N divider in a 0.11 mu m CMOS process gives a chip area of 0.3 x 0.32mm(2), a power of 13.4mW at 1.2V.
引用
收藏
页码:68 / 71
页数:4
相关论文
共 50 条
  • [21] CMOS HIGH-SPEED DUAL-MODULUS FREQUENCY-DIVIDER FOR RF FREQUENCY-SYNTHESIS
    FOROUDI, N
    KWASNIEWSKI, TA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (02) : 93 - 100
  • [22] Glitch-Free Multi-Modulus Frequency Divider for Quantization Noise Suppression in Fractional-N PLLs
    Liu, Xiaoming
    Jin, Jing
    Li, Xi
    Zhou, Jianjun
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 478 - 481
  • [23] A 1.78-3.05 GHz fractional-N frequency synthesizer with power reduced multi-modulus divider
    Huang, Fuqing
    Wu, Jianhui
    Ji, Xincun
    Wang, Zixuan
    Zhang, Meng
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 72 (01) : 97 - 109
  • [24] A 4.5 GHz 3-4 dual-modulus frequency divider IC in GaAs technology
    Detratti, M.
    Cabo, J.
    Pascual, J. P.
    Herrera, A.
    35TH EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, CONFERENCE PROCEEDINGS, 2005, : 991 - 994
  • [25] Injection-Locking Frequency Divider Based Dual-Modulus Prescalers with Extended Locking Range
    Jin, Jing
    Pan, Bukun
    Liu, Xiaoming
    Zhou, Jianjun
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 502 - 505
  • [26] A 4 μW dual-modulus frequency divider with 198 % locking range for MICS band applications
    Jahan, M. Shahriar
    Holleman, Jeremy
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (03) : 549 - 556
  • [27] A 4 μW dual-modulus frequency divider with 198 % locking range for MICS band applications
    M. Shahriar Jahan
    Jeremy Holleman
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 549 - 556
  • [28] A 3.3 μW Dual-Modulus Frequency Divider with 189% Locking Range for MICS Band Applications
    Jahan, M. Shahriar
    Holleman, Jeremy H.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1504 - 1507
  • [29] A Low-Power Dual-Modulus Injection-Locked Frequency Divider for Medical Implants
    Zhu, Kai
    Islam, Syed K.
    Holleman, Jeremy
    Yuan, Song
    2011 IEEE RADIO AND WIRELESS SYMPOSIUM (RWS), 2011, : 414 - 417
  • [30] Quantization Noise Suppression in Fractional-N PLLs Utilizing Glitch-Free Phase Switching Multi-Modulus Frequency Divider
    Jin, Jing
    Liu, Xiaoming
    Mo, Tingting
    Zhou, Jianjun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (05) : 926 - 937