共 50 条
Fault-Tolerant Core Mapping for NoC based architectures with improved Performance and Energy Efficiency
被引:2
作者:
Reddy, B. Naresh Kumar
[1
]
James, Alex
[1
]
Kumar, Aruru Sai
[2
]
机构:
[1] Digital Univ Kerala, Sch Elect Syst & Automat, Veiloor, India
[2] VNR Vignana Jyothi Coll Engn & Technol, Dept ECE, Hyderabad, India
来源:
2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022)
|
2022年
关键词:
System on Chip (SoC);
Network on Chip (NoC);
core mapping;
Fault Tolerant(FT);
Communication energy;
NETWORK;
D O I:
10.1109/ICECS202256217.2022.9970825
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
Due to the rapid growth of the components encapsulated on the On-chip architecture, the performance degradation and communication issues between the cores has a significant impact on NoC architecture. Thus, ensuring an implementation of a mapping algorithm which is resilient to the faults occurring in an application could mainly resolve the communication and performance issues. This research paper introduces an effective algorithm named as FTMAP (Fault tolerant mapping algorithm), that exemplifies the core mapping on the basis of selected task graph, and replaces the faulty cores with the available free core termed as core replacement. This implementation focuses predominantly on the replacement of the faulty cores and assessing the communication energy of the network by utilizing it on different benchmarks. The trial results show that it decreases the correspondence energy by 7.2%, 11.4%, 13.6% regarding NFT, 1FT, 2FT when contrasted with FTTG and 5.4%, 8.2%, 9.8% concerning NFT, 1FT, 2FT when contrasted with K-FTTG.
引用
收藏
页数:4
相关论文
共 50 条