Fault-Tolerant Core Mapping for NoC based architectures with improved Performance and Energy Efficiency

被引:2
作者
Reddy, B. Naresh Kumar [1 ]
James, Alex [1 ]
Kumar, Aruru Sai [2 ]
机构
[1] Digital Univ Kerala, Sch Elect Syst & Automat, Veiloor, India
[2] VNR Vignana Jyothi Coll Engn & Technol, Dept ECE, Hyderabad, India
来源
2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022) | 2022年
关键词
System on Chip (SoC); Network on Chip (NoC); core mapping; Fault Tolerant(FT); Communication energy; NETWORK;
D O I
10.1109/ICECS202256217.2022.9970825
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the rapid growth of the components encapsulated on the On-chip architecture, the performance degradation and communication issues between the cores has a significant impact on NoC architecture. Thus, ensuring an implementation of a mapping algorithm which is resilient to the faults occurring in an application could mainly resolve the communication and performance issues. This research paper introduces an effective algorithm named as FTMAP (Fault tolerant mapping algorithm), that exemplifies the core mapping on the basis of selected task graph, and replaces the faulty cores with the available free core termed as core replacement. This implementation focuses predominantly on the replacement of the faulty cores and assessing the communication energy of the network by utilizing it on different benchmarks. The trial results show that it decreases the correspondence energy by 7.2%, 11.4%, 13.6% regarding NFT, 1FT, 2FT when contrasted with FTTG and 5.4%, 8.2%, 9.8% concerning NFT, 1FT, 2FT when contrasted with K-FTTG.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Performance and communication energy constrained embedded benchmark for fault tolerant core mapping onto NoC architectures
    Kumar, Aruru Sai
    Rao, T. V. K. Hanumantha
    Reddy, B. Naresh Kumar
    INTERNATIONAL JOURNAL OF AD HOC AND UBIQUITOUS COMPUTING, 2022, 41 (02) : 108 - 117
  • [2] Performance assessment of adaptive core mapping for NoC-based architectures
    Kumar, Aruru Sai
    Rao, T. V. K. Hanumantha
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2022, 15 (05) : 395 - 403
  • [3] A Fault-Tolerant Low-Energy Multi-Application Mapping onto NoC-based Multiprocessors
    Khalili, Fatemeh
    Zarandi, Hamid R.
    15TH IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE 2012) / 10TH IEEE/IFIP INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC 2012), 2012, : 421 - 428
  • [4] Smart Reconfiguration Approach for Fault-Tolerant NoC Based MPSoCs
    Silveira, Jarbas
    Cortez, Paulo
    Cadore, Alan
    Mota, Rafael
    Marcon, Cesar
    Brahm, Lucas
    Fernandes, Ramon
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [5] Fault-Tolerant Routing Method of NoC System Based on Clustering
    Jia Minzheng
    Zhu Yunzhong
    Fu Fangfa
    PROCEEDINGS OF 2016 8TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2016), 2016, : 543 - 547
  • [6] Fault-tolerant MIN Shuffle-Exchange NoC
    Mazaheri, Ali
    Sabbaghi-Nadooshan, Reza
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [7] Hardware implementation of fault tolerance NoC core mapping
    Beechu, Naresh Kumar Reddy
    Harishchandra, Vasantha Moodabettu
    Balachandra, Nithin Kumar Yernad
    TELECOMMUNICATION SYSTEMS, 2018, 68 (04) : 621 - 630
  • [8] High-performance and energy-efficient fault-tolerance core mapping in NoC
    Beechu, Naresh Kumar Reddy
    Harishchandra, Vasantha Moodabettu
    Balachandra, Nithin Kumar Yernad
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2017, 16 : 1 - 10
  • [9] Scenario preprocessing approach for the reconfiguration of fault-tolerant NoC-based MPSoCs
    Silveira, Jarbas
    Marcon, Cesar
    Cortez, Paulo
    Barroso, Giovanni
    Ferreira, Joao M.
    Mota, Rafael
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 40 : 137 - 153
  • [10] Fault-Tolerant Routing Algorithm for Mesh based NoC using Reinforcement Learning
    Samala, Jagadheesh
    Takawale, Harshvardhan
    Chokhani, Yash
    Bhanu, P. Veda
    Soumya, J.
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,