共 41 条
[27]
A 48mW 15-to-28Gb/s Source-Synchronous Receiver with Adaptive DFE using Hybrid Alternate Clock Scheme and Baud-Rate CDR in 65nm CMOS
[J].
ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC),
2015,
:144-147