A 9.6-Gb/s 1.22-mW/Gb/s Data-Jitter Mixing Forwarded-Clock Receiver in 65-nm CMOS

被引:3
作者
Chung, Sang-Hye [1 ]
Kim, Lee-Sup [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Daejeon 305701, South Korea
基金
新加坡国家研究基金会;
关键词
Data-jitter mixer (DJM); double-balanced mixer; injection-locked oscillator (ILO); jitter tracking bandwidth; receiver; source synchronous parallel link; SOURCE-SYNCHRONOUS RECEIVER; LINK;
D O I
10.1109/TVLSI.2014.2355840
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a data-jitter mixing (DJM) forwarded-clock receiver is proposed that achieves high jitter correlation between data and a clock for high speed and small power consumption. The first-stage injection-locked oscillator (ILO) filters out high-frequency clock jitter that loses the correlation due to a latency mismatch between data and the clock. Then, a data-jitter mixer in the second stage of the proposed receiver further increases the jitter correlation reduced by nonoptimal jitter filtering in ILO. Moreover, the DJM reduces power supply noise induced jitter from a clock distribution network, while the conventional jitter filter cannot track the high-frequency jitter because of filtering it out. A prototype receiver implemented in 1-V 65-nm CMOS process achieves 9.6 Gb/s with 1.22-mW/Gb/s in spite of a 1.92-ns latency mismatch between data and a clock.
引用
收藏
页码:2023 / 2033
页数:11
相关论文
共 41 条
[21]   Design of High-linearity Delay Detection Circuit for 10-Gb/s Communication System in 65-nm CMOS [J].
Furuichi, Kosuke ;
Uemura, Hiromu ;
Koda, Natsuyuki ;
Inaba, Hiromi ;
Kishine, Keiji .
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (06) :742-749
[22]   A 50-112-Gb/s PAM-4 Transmitter With a Fractional-Spaced FFE in 65-nm CMOS [J].
Zheng, Xuqiang ;
Ding, Hao ;
Zhao, Feng ;
Wu, Danyu ;
Zhou, Lei ;
Wu, Jin ;
Lv, Fangxu ;
Wang, Jianye ;
Liu, Xinyu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (07) :1864-1876
[23]   An 18.7-Gb/s 60-GHz OOK Demodulator in 65-nm CMOS for Wireless Network-on-Chip [J].
Yu, Xinmin ;
Rashtian, Hooman ;
Mirabbasi, Shahriar ;
Pande, Partha Pratim ;
Heo, Deukhyoun .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (03) :799-806
[24]   A 20 Gb/s Clock and Data Recovery With a Ping-Pong Delay Line for Unlimited Phase Shifting in 65 nm CMOS Process [J].
Kwak, Young-Ho ;
Kim, Yongtae ;
Hwang, Sewook ;
Kim, Chulwoo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (02) :303-313
[25]   A Reconfigurable 16/32 Gb/s Dual-Mode NRZ/PAM4 SerDes in 65-nm CMOS [J].
Roshan-Zamir, Ashkan ;
Elhadidy, Osama ;
Yang, Hae-Woong ;
Palermo, Samuel .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (09) :2430-2447
[26]   A 5-13.5 Gb/s Multistandard Receiver With High Jitter Tolerance Digital CDR in 40-nm CMOS Process [J].
Shu, Zhou ;
Huang, Shalin ;
Li, Zhipeng ;
Yin, Peng ;
Zang, Jiandong ;
Fu, Dongbing ;
Tang, Fang ;
Bermak, Amine .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (10) :3378-3388
[27]   A 48mW 15-to-28Gb/s Source-Synchronous Receiver with Adaptive DFE using Hybrid Alternate Clock Scheme and Baud-Rate CDR in 65nm CMOS [J].
Yuan, Shuai ;
Wu, Liji ;
Wang, Ziqiang ;
Zheng, Xuqiang ;
Wang, Peng ;
Jia, Wen ;
Zhang, Chun ;
Wang, Zhihua .
ESSCIRC CONFERENCE 2015 - 41ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE (ESSCIRC), 2015, :144-147
[28]   A 1.2-6 Gb/s, 4.2 pJ/Bit Clock & Data Recovery Circuit With High Jitter Tolerance in 0.14 μm CMOS [J].
van der Wel, Arnoud P. ;
den Besten, Gerrit W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (07) :1768-1775
[29]   A Highly Efficient 165-GHz 4FSK 17-Gb/s Transceiver System With Frequency Overlapping Architecture in 65-nm CMOS [J].
Afzal, Hamidreza ;
Li, Cheng ;
Momeni, Omeed .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (11) :3113-3126
[30]   A 56-Gb/s PAM4 Receiver With Low-Overhead Techniques for Threshold and Edge-Based DFE FIR-and IIR-Tap Adaptation in 65-nm CMOS [J].
Roshan-Zamir, Ashkan ;
Iwai, Takayuki ;
Fan, Yang-Hang ;
Kumar, Ankur ;
Yang, Hae-Woong ;
Sledjeski, Lee ;
Hamilton, John ;
Chandramouli, Soumya ;
Aude, Arlo ;
Palermo, Samuel .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (03) :672-684