A 9.6-Gb/s 1.22-mW/Gb/s Data-Jitter Mixing Forwarded-Clock Receiver in 65-nm CMOS

被引:3
作者
Chung, Sang-Hye [1 ]
Kim, Lee-Sup [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Daejeon 305701, South Korea
基金
新加坡国家研究基金会;
关键词
Data-jitter mixer (DJM); double-balanced mixer; injection-locked oscillator (ILO); jitter tracking bandwidth; receiver; source synchronous parallel link; SOURCE-SYNCHRONOUS RECEIVER; LINK;
D O I
10.1109/TVLSI.2014.2355840
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a data-jitter mixing (DJM) forwarded-clock receiver is proposed that achieves high jitter correlation between data and a clock for high speed and small power consumption. The first-stage injection-locked oscillator (ILO) filters out high-frequency clock jitter that loses the correlation due to a latency mismatch between data and the clock. Then, a data-jitter mixer in the second stage of the proposed receiver further increases the jitter correlation reduced by nonoptimal jitter filtering in ILO. Moreover, the DJM reduces power supply noise induced jitter from a clock distribution network, while the conventional jitter filter cannot track the high-frequency jitter because of filtering it out. A prototype receiver implemented in 1-V 65-nm CMOS process achieves 9.6 Gb/s with 1.22-mW/Gb/s in spite of a 1.92-ns latency mismatch between data and a clock.
引用
收藏
页码:2023 / 2033
页数:11
相关论文
共 17 条
[1]  
Agrawal A, 2008, IEEE CUST INTEGR CIR, P459
[2]   A 100+Meter 12 Gb/s/Lane Copper Cable Link Based on Clock-Forwarding [J].
Ali, Tamer ;
Drost, Robert ;
Ho, Ron ;
Yang, Chih-Kong Ken .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) :1085-1098
[3]   Modeling and mitigation of jitter in multi-Gbps source-synchronous I/O links [J].
Balamurugan, G ;
Shanbhag, N .
21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, :254-260
[4]  
Chung S., 2011, IEEE S VLSI CIRC JUN, P84
[5]   7.4 Gb/s 6.8 mW Source Synchronous Receiver in 65 nm CMOS [J].
Hossain, Masum ;
Carusone, Anthony Chan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (06) :1337-1348
[6]   CMOS Oscillators for Clock Distribution and Injection-Locked Deskew [J].
Hossain, Masum ;
Carusone, Anthony Chan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) :2138-2153
[7]   An injection-locking scheme for precision quadrature generation [J].
Kinget, P ;
Melville, R ;
Long, D ;
Gopinathan, V .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (07) :845-851
[8]  
Maruko Kenichi, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P364, DOI 10.1109/ISSCC.2010.5433821
[9]  
O'Mahony F., 2008, ISSCC, P452
[10]   A 14-mW 6.25-Gb/s transceiver in 90-nm CMOS [J].
Poulton, John ;
Palmer, Robert ;
Fuller, Andrew M. ;
Greer, Trey ;
Eyles, John ;
Dally, William J. ;
Horowitz, Mark .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) :2745-2757