Compact hardware accelerator for field multipliers suitable for use in ultra-low power IoT edge devices

被引:5
|
作者
Ibrahim, Atef [1 ,2 ]
Gebali, Fayez [2 ]
机构
[1] Prince Sattam Bin Abdulaziz Univ Alkharj, Coll Comp Engn & Sci, Comp Engn Dept, Al Kharj, Saudi Arabia
[2] Univ Victoria, ECE Dept, Victoria, BC, Canada
关键词
Finite field multiplication; IoT security; Cryptography; IoT-edge devices; Parallel processing; Processor array; SYSTOLIC ARRAY ARCHITECTURE; LOW-LATENCY; GF(2(M)); MULTIPLICATION; PARALLEL; SERIAL;
D O I
10.1016/j.aej.2022.07.013
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Adoption of IoT technology without considering its security implications may expose network systems to a variety of security breaches. In network systems, IoT edge devices are a major source of security risks. Implementing cryptographic algorithms on most IoT edge devices can be difficult due to their limited resources. As a result, compact implementations of these algorithms on these devices are required. Because the field multiplication operation is at the heart of most cryptographic algorithms, its implementation will have a significant impact on the entire cryptographic algorithm implementation. As a result, in this paper, we propose a small hardware accelerator for performing field multiplication on edge devices. The hardware accelerator is primarily composed of a processor array with a regular structure and local interconnection among its processing elements. The main advantage of the proposed hardware structure is the ability to manage its area, delay, and consumed energy by choosing the appropriate word size l. We implemented the proposed structure using ASIC technology and the obtained results attain average savings in the area of 95.9%. Also, we obtained significant average savings in energy of 63.2%. The acquired results reveal that the offered hardware accelerator is appropriate for usage in resource-constrained IoT edge devices.(c) 2022 THE AUTHORS. Published by Elsevier BV on behalf of Faculty of Engineering, Alexandria University This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/ licenses/by-nc-nd/4.0/).
引用
收藏
页码:13079 / 13087
页数:9
相关论文
共 50 条
  • [41] Robust TFET SRAM cell for ultra-low power IoT applications
    Ahmad, Sayeed
    Alam, Naushad
    Hasan, Mohd
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 89 : 70 - 76
  • [42] Ultra-Low Power, Secure IoT Platform for Predicting Cardiovascular Diseases
    Yasin, Muhammad
    Tekeste, Temesghen
    Saleh, Hani
    Mohammad, Baker
    Sinanoglu, Ozgur
    Ismail, Mohammed
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (09) : 2624 - 2637
  • [43] Ultra-Low Power Layered IoT Platform for Museum Content Conservation
    Al-Habal, Awab
    Khattab, Ahmed
    31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (IEEE ICM 2019), 2019, : 86 - 89
  • [44] An ultra-low power custom IoT node for gas sensing applications
    Soler-Fernandez, Juan Luis
    Romera, Omar
    Dieguez, Angel
    Daniel Prades, J.
    Alonso, Oscar
    2023 38TH CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS, DCIS, 2023,
  • [45] Providing Confidentiality and Integrity in Ultra Low Power IoT Devices
    Valea, Emanuele
    Da Silva, Mathieu
    Flottes, Marie-Lise
    Di Natale, Giorgio
    Dupuis, Sophie
    Rouzeyre, Bruno
    2019 14TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2019), 2019,
  • [46] Visual Inertial Odometry At the Edge: A Hardware-Software Co-design Approach for Ultra-low Latency and Power
    Mandal, Dipan Kumar
    Jandhyala, Srivatsava
    Omer, Om J.
    Kalsi, Gurpreet S.
    George, Biji
    Neela, Gopi
    Rethinagiri, Santhosh Kumar
    Subramoney, Sreenivas
    Hacking, Lance
    Radford, Jim
    Jones, Eagle
    Kuttanna, Belliappa
    Wang, Hong
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 960 - 963
  • [47] An Ultra Low-power Hardware Accelerator for Acoustic Scoring in Speech Recognition
    Tabani, Hamid
    Arnau, Jose-Maria
    Tubella, Jordi
    Gonzalez, Antonio
    2017 26TH INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES (PACT), 2017, : 41 - 52
  • [48] A Low-Power Streaming Speech Enhancement Accelerator for Edge Devices
    Wu, Ci-Hao
    Chang, Tian-Sheuan
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2024, 5 : 128 - 140
  • [49] An edge computational offloading architecture for ultra-low latency in smart mobile devices
    Osibo, Benjamin Kwapong
    Jin, Zilong
    Ma, Tinghuai
    Marah, Bockarie Daniel
    Zhang, Chengbo
    Jin, Yuanfeng
    WIRELESS NETWORKS, 2022, 28 (05) : 2061 - 2075
  • [50] An edge computational offloading architecture for ultra-low latency in smart mobile devices
    Benjamin Kwapong Osibo
    Zilong Jin
    Tinghuai Ma
    Bockarie Daniel Marah
    Chengbo Zhang
    Yuanfeng Jin
    Wireless Networks, 2022, 28 : 2061 - 2075