Compact hardware accelerator for field multipliers suitable for use in ultra-low power IoT edge devices

被引:5
|
作者
Ibrahim, Atef [1 ,2 ]
Gebali, Fayez [2 ]
机构
[1] Prince Sattam Bin Abdulaziz Univ Alkharj, Coll Comp Engn & Sci, Comp Engn Dept, Al Kharj, Saudi Arabia
[2] Univ Victoria, ECE Dept, Victoria, BC, Canada
关键词
Finite field multiplication; IoT security; Cryptography; IoT-edge devices; Parallel processing; Processor array; SYSTOLIC ARRAY ARCHITECTURE; LOW-LATENCY; GF(2(M)); MULTIPLICATION; PARALLEL; SERIAL;
D O I
10.1016/j.aej.2022.07.013
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Adoption of IoT technology without considering its security implications may expose network systems to a variety of security breaches. In network systems, IoT edge devices are a major source of security risks. Implementing cryptographic algorithms on most IoT edge devices can be difficult due to their limited resources. As a result, compact implementations of these algorithms on these devices are required. Because the field multiplication operation is at the heart of most cryptographic algorithms, its implementation will have a significant impact on the entire cryptographic algorithm implementation. As a result, in this paper, we propose a small hardware accelerator for performing field multiplication on edge devices. The hardware accelerator is primarily composed of a processor array with a regular structure and local interconnection among its processing elements. The main advantage of the proposed hardware structure is the ability to manage its area, delay, and consumed energy by choosing the appropriate word size l. We implemented the proposed structure using ASIC technology and the obtained results attain average savings in the area of 95.9%. Also, we obtained significant average savings in energy of 63.2%. The acquired results reveal that the offered hardware accelerator is appropriate for usage in resource-constrained IoT edge devices.(c) 2022 THE AUTHORS. Published by Elsevier BV on behalf of Faculty of Engineering, Alexandria University This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/ licenses/by-nc-nd/4.0/).
引用
收藏
页码:13079 / 13087
页数:9
相关论文
共 50 条
  • [21] Ultra-Low Power Receivers for IoT Applications: A Review
    Wentzloff, David D.
    Alghaihab, Abdullah
    Im, Jaeho
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [22] Ultra-Low Power IoT Traffic Monitoring System
    Muhammad, Siraj
    Refai, Hazem
    Blakeslee, Matthew
    2018 IEEE 88TH VEHICULAR TECHNOLOGY CONFERENCE (VTC-FALL), 2018,
  • [23] Design and Implementation of an Ultra-Low Power Wake-up Radio for Wireless IoT Devices
    Froytlog, Anders
    Cenkeramaddi, Linga Reddy
    2018 IEEE INTERNATIONAL CONFERENCE ON ADVANCED NETWORKS AND TELECOMMUNICATIONS SYSTEMS (ANTS), 2018,
  • [24] An Ultra-Low Power Low- IF BLE Receiver for IoT Applications
    Bidabadi, Farshad Shirani
    Nagarajan, Mahalingam
    Kumar, Thangarasu Bharatha
    Chen, Anqing
    Ye, Hai
    Seng, Yeo Kiat
    2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024, 2024,
  • [25] Spintronic Devices for Ultra-low Power Neuromorphic Computation
    Sengupta, Abhronil
    Yogendra, Karthik
    Roy, Kaushik
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 922 - 925
  • [26] Towards Ultra-Low Power Transceivers for Pico-IoT
    Yang, Chuanshi
    Wei, Zhengzhe
    Gao, Hao
    Heng, Chun Huat
    Zheng, Yuanjin
    IEEE NANOTECHNOLOGY MAGAZINE, 2024, 18 (01) : 34 - 43
  • [27] A Programmable Differential Bandgap Reference for Ultra-Low-Power IoT Edge Node Devices
    Itotagawa, Yoshinori
    Atsumi, Koma
    Sebe, Hikaru
    Kanemoto, Daisuke
    Hirose, Tetsuya
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [28] Hardware-In-The Loop Emulation for Agile Co-Design of Parallel Ultra-Low Power IoT Processors
    Valente, Luca
    Rossi, Davide
    Benini, Luca
    PROCEEDINGS OF THE 2021 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2021, : 96 - 101
  • [29] The Design of a Bloom Filter Hardware Accelerator for Ultra Low Power Systems
    Lyons, Michael J.
    Brooks, David
    ISLPED 09, 2009, : 371 - 376
  • [30] Floating Point CGRA based Ultra-Low Power DSP Accelerator
    Rohit Prasad
    Satyajit Das
    Kevin J. M. Martin
    Philippe Coussy
    Journal of Signal Processing Systems, 2021, 93 : 1159 - 1171