A Cascaded Nine-Level Inverter Topology With T-Type and H-Bridge With Increased DC-Bus Utilization

被引:28
作者
Pal, Souradeep [1 ]
Majumder, Mriganka Ghosh [1 ]
Rakesh, R. [1 ]
Gopakumar, K. [1 ]
Umanand, Loganathan [1 ]
Zielinski, Dariusz [2 ]
Beig, Abdul R. [3 ]
机构
[1] Indian Inst Sci, Dept Elect Syst Engn, Bangalore 560012, Karnataka, India
[2] Lublin Univ Technol, Dept Elect Drive Syst & Elect Machines, PL-20618 Lublin, Poland
[3] Khalifa Univ, Dept Elect Engn & Comp Sci, Abu Dhabi 127788, U Arab Emirates
关键词
Common mode offset; induction motor (IM) drive; nine-level inverter; pulsewidth modulation (PWM); FLYING-CAPACITOR; MULTILEVEL INVERTER; MODULATION RANGE; OPERATION; IM; CONVERTER;
D O I
10.1109/TPEL.2020.3002918
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article introduces a hybrid nine-level inverter topology with extended dc-bus utilization for operation at over modulation range without the presence of lower order harmonics (predominantly fifth and seventh) when compared to conventional two-level and multilevel inverter with hexagonal voltage space vector structure. The proposed inverter is a cascade of a five-level T-type unit and an H-bridge (HB) unit. An increase in the dc-bus utilization is possible by increasing the pole voltage levels to +/-(V-dc/2 + V-dc/8) using the HB capacitor voltage and also the capacitor voltages are balanced by adding a offset to sine reference. The aforementioned pulsewidth modulation strategy allows us to increase the peak phase fundamental voltage from 0.577V(dc) to 0.625V(dc) in case of unity power factor (p.f) load and to 0.637V(dc) for 0.82 p.f load with the proposed nine-level inverter. The limiting factor on increasing the dc bus utilization such as p.f, HB capacitor balancing are analysed broadly in this article. The proposed inverter scheme and its claim of increasing the peak phase fundamental voltage is experimentally validated in a laboratory prototype.
引用
收藏
页码:285 / 294
页数:10
相关论文
共 22 条
  • [1] A Seven-Level VSI With a Front-End Cascaded Three-Level Inverter and Flying-Capacitor-Fed H-Bridge
    Abhilash, Tirupathi
    Annamalai, Kirubakaran
    Tirumala, Somasekhar Veeramraju
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (06) : 6073 - 6088
  • [2] Implementation of Hybrid GSA SHE Technique in Hybrid Nine-Level Inverter Topology
    Kala, Peeyush
    Arora, Sudha
    [J]. IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (01) : 1064 - 1074
  • [3] Synchronised carrier-based SVPWM signal generation scheme for the entire modulation range extending up to six-step mode using the sampled amplitudes of reference phase voltages
    Kanchan, R. S.
    Gopakumar, K.
    Kennel, R.
    [J]. IET ELECTRIC POWER APPLICATIONS, 2007, 1 (03) : 407 - 415
  • [4] A Generalized Cascaded Multilevel Inverter Using Series Connection of Submultilevel Inverters
    Kangarlu, Mohammad Farhadi
    Babaei, Ebrahim
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2013, 28 (02) : 625 - 636
  • [5] Recent Advances and Industrial Applications of Multilevel Converters
    Kouro, Samir
    Malinowski, Mariusz
    Gopakumar, K.
    Pou, Josep
    Franquelo, Leopoldo G.
    Wu, Bin
    Rodriguez, Jose
    Perez, Marcelo A.
    Leon, Jose I.
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (08) : 2553 - 2580
  • [6] Seventeen-Level Inverter Formed by Cascading Flying Capacitor and Floating Capacitor H-Bridges
    Kumar, P. Roshan
    Kaarthik, R. Sudharshan
    Gopakumar, K.
    Leon, Jose I.
    Franquelo, Leopoldo G.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2015, 30 (07) : 3471 - 3478
  • [7] Multilevel Converters: Control and Modulation Techniques for Their Operation and Industrial Applications
    Leon, Jose I.
    Vazquez, Sergio
    Franquelo, Leopoldo G.
    [J]. PROCEEDINGS OF THE IEEE, 2017, 105 (11) : 2066 - 2081
  • [8] A New Nine-Level Active NPC (ANPC) Converter for Grid Connection of Large Wind Turbines for Distributed Generation
    Li, Jun
    Bhattacharya, Subhashish
    Huang, Alex Q.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2011, 26 (03) : 961 - 972
  • [9] A Survey on Cascaded Multilevel Inverters
    Malinowski, Mariusz
    Gopakumar, K.
    Rodriguez, Jose
    Perez, Marcelo A.
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2010, 57 (07) : 2197 - 2206
  • [10] Generation of Higher Number of Voltage Levels by Stacking Inverters of Lower Multilevel Structures With Low Voltage Devices for Drives
    Nair, Viju R.
    Rahul, Arun S.
    Kaarthik, R. Sudharshan
    Kshirsagar, Abhijit
    Gopakumar, K.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (01) : 52 - 59