Equalization-Based Digital Background Calibration Technique for Pipelined ADCs

被引:26
作者
Zeinali, Behzad [1 ]
Moosazadeh, Tohid [1 ]
Yavari, Mohammad [1 ]
Rodriguez-Vazquez, Angel [2 ]
机构
[1] Amirkabir Univ Technol, Integrated Circuits Design Lab, Dept Elect Engn, Tehran 15914, Iran
[2] Univ Seville, Inst Microelect Seville, Ctr Nacl Microelect, Seville 41004, Spain
关键词
Adaptive linear prediction; digital background calibration; LMS algorithm; pipelined ADCs; HARMONIC DISTORTION; NONLINEARITY; ALGORITHM;
D O I
10.1109/TVLSI.2013.2242208
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a digital background calibration technique for pipelined analog-to-digital converters (ADCs). In this scheme, the capacitor mismatch, residue gain error, and amplifier nonlinearity are measured and then corrected in digital domain. It is based on the error estimation with nonprecision calibration signals in foreground mode, and an adaptive linear prediction structure is used to convert the foreground scheme to the background one. The proposed foreground technique utilizes the LMS algorithm to estimate the error coefficients without needing high-accuracy calibration signals. Several simulation results in the context of a 12-b 100-MS/s pipelined ADC are provided to verify the usefulness of the proposed calibration technique. Circuit-level simulation results show that the ADC achieves 28-dB signal-to-noise and distortion ratio and 41-dB spurious-free dynamic range improvement, respectively, compared with the noncalibrated ADC.
引用
收藏
页码:322 / 333
页数:12
相关论文
共 19 条
[1]   Design techniques for a pipelined ADC without using a front-end sample-and-hold amplifier [J].
Chang, DY .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (11) :2123-2132
[2]   A 12-b digital-background-calibrated algorithmic ADC with-90-dB THD [J].
Erdogan, OE ;
Hurst, PJ ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (12) :1812-1820
[3]   A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration [J].
Grace, CR ;
Hurst, PJ ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) :1038-1046
[4]  
Haykin S. S., 2005, ADAPTIVE FILTER THEO
[5]   10-bit 100-MS/s Pipelined ADC Using Input-Swapped Opamp Sharing and Self-Calibrated V/I Converter [J].
Kim, Moo-Young ;
Kim, Jinwoo ;
Lee, Tagjong ;
Kim, Chulwoo .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (08) :1438-1447
[6]   Background calibration techniques for multistage pipelined ADCs with digital redundancy [J].
Li, JP ;
Moon, UK .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (09) :531-538
[7]   A fully digital fast convergence algorithm for nonlinearity correction in multistage ADC [J].
Massolini, Roberto G. ;
Cesura, Giovanni ;
Castello, Rinaldo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (05) :389-393
[8]   Background digital calibration techniques for pipelined ADC's [J].
Moon, UK ;
Song, BS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (02) :102-109
[9]   Digital domain measurement and cancellation of residue amplifier nonlinearity in pipelined ADCs [J].
Murmann, Boris ;
Boser, Bernhard E. .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2007, 56 (06) :2504-2514
[10]   Digital background correction of harmonic distortion in pipelined ADCs [J].
Panigada, Andrea ;
Galton, Ian .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (09) :1885-1895