Error Minimization in Layered Manufacturing Parts by Stereolithography File Modification Using a Vertex Translation Algorithm

被引:48
作者
Navangul, Gaurav [1 ]
Paul, Ratnadeep [1 ]
Anand, Sam [1 ]
机构
[1] Univ Cincinnati, Ctr Global Design & Mfg, Sch Dynam Syst, Mech Engn Program, Cincinnati, OH 45221 USA
来源
JOURNAL OF MANUFACTURING SCIENCE AND ENGINEERING-TRANSACTIONS OF THE ASME | 2013年 / 135卷 / 03期
关键词
layered manufacturing (LM); STL file; vertex translation algorithm (VTA); facet isolation algorithm (FIA); chordal error; form error; profile error; FREEFORM FABRICATION; MODELS; ORIENTATION; STL; TOLERANCES; CAD;
D O I
10.1115/1.4024035
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Layered manufacturing (LM) machines use stereolithography (STL) files to build parts by creating continuous slices on top of each other. An STL file approximates the surface of a part with planar triangles. This results in geometric errors being introduced in the part surface during the conversion from the CAD model to the STL file format, which in turn leads to errors in the LM manufactured part. CAD packages have built-in export options to reduce this CAD to STL conversion error. However, this is applied to the entire part geometry which leads to an increase in the file size and preprocessing time in LM machines. This paper presents a new approach to locally reduce this CAD to STL translation error. This approach, referred to as vertex translation algorithm (VTA), compares an STL facet to its corresponding CAD surface, computes the chordal error at multiple points on the STL surface, and translates the point with the maximum chordal error until it lies on the design surface. This translation results in the reduction of the chordal error locally without unnecessarily increasing the size of the STL file. In addition, a facet isolation algorithm (FIA) has also been developed and presented in this paper. This isolation algorithm extracts the STL facets corresponding to the surfaces and features of the part that have to be modified by the translation algorithm. The VTA is applied in conjunction with the FIA on a sample service part to reduce the form and profile error of critical features of the part in order to satisfy the tolerance callouts on the part.
引用
收藏
页数:13
相关论文
共 29 条
[1]  
[Anonymous], 1998, COMPUTATIONAL GEOMET
[2]   Manufacturability analysis of flatness tolerances in Solid Freeform Fabrication [J].
Arni, R ;
Gupta, SK .
JOURNAL OF MECHANICAL DESIGN, 2001, 123 (01) :148-156
[3]   Studies on profile error and extruding aperture for the RP parts using the fused deposition modeling process [J].
Chang, Dar-Yuan ;
Huang, Bao-Han .
INTERNATIONAL JOURNAL OF ADVANCED MANUFACTURING TECHNOLOGY, 2011, 53 (9-12) :1027-1037
[4]   Accuracy issues in CAD to RP translations [J].
Fadel, Georges M. ;
Kirschman, Chuck .
RAPID PROTOTYPING JOURNAL, 1996, 2 (02) :4-15
[5]   Direct slicing of CAD models for rapid prototyping [J].
Jamieson, Ron ;
Hacker, Herbert .
RAPID PROTOTYPING JOURNAL, 1995, 1 (02) :4-12
[6]   Adaptive layer approximation of free-form models using marching point surface error calculation for rapid prototyping [J].
Koc, B .
RAPID PROTOTYPING JOURNAL, 2004, 10 (05) :270-280
[7]   An accurate slicing procedure for layered manufacturing [J].
Kulkarni, P ;
Dutta, D .
COMPUTER-AIDED DESIGN, 1996, 28 (09) :683-697
[8]   A review of process planning techniques in layered manufacturing [J].
Kulkarni, Prashant ;
Marsan, Anne ;
Dutta, Debasish .
RAPID PROTOTYPING JOURNAL, 2000, 6 (01) :18-35
[9]   Non-uniform deformation of an STL model satisfying error criteria [J].
Lee, Kang-Soo ;
Kim, Sung-Hwan .
COMPUTER-AIDED DESIGN, 2010, 42 (03) :238-247
[10]   STL file generation from measured point data by segmentation and Delaunay triangulation [J].
Lee, SH ;
Kim, HC ;
Hur, SM ;
Yang, DY .
COMPUTER-AIDED DESIGN, 2002, 34 (10) :691-704