Linearized Analysis of a Digital Bang-Bang PLL and Its Validity Limits Applied to Jitter Transfer and Jitter Generation

被引:82
作者
Da Dalt, Nicola [1 ]
机构
[1] Infineon Technol Dev Ctr, A-9500 Villach, Austria
关键词
Bang-bang control; digital phase-locked loop (PLL); jitter generation; jitter transfer; nonlinear systems;
D O I
10.1109/TCSI.2008.925948
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the last few years, several digital implementations of phase-locked loops (PLLs),have emerged, in some cases outperforming analog ones. Some of these PLLs use a bang-bang phase detector to convert the phase error-Into-a digital value. Unfortunately, that introduces a hard. nonlinearity in the-loop which prevents the use of the traditional linear analysis. Nevertheless, authors resort to linearized models for the noise analysis of this kind of loops, but to the author's knowledge, no attempt has been made to evaluate the limits of this approach. In this paper, we address the problem of investigating the limits of the linearized approach, and we apply it to the computation of the jitter transfer and the jitter generation depending on the level of noise at the binary phase detector input. The results will be compared to phase noise measurements obtained from a digital bang-bang PLL implemented in 130-nm CMOS technology.
引用
收藏
页码:3663 / 3675
页数:13
相关论文
共 14 条
  • [1] Compact triple-band low-jitter digital LC PLL with programmable coil in 130-nm CMOS
    Da Dalt, N
    Thaller, E
    Gregorius, P
    Gazsi, L
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (07) : 1482 - 1490
  • [2] A design-oriented study of the nonlinear dynamics of digital bang-bang PLLs
    Da Dalt, N
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01): : 21 - 31
  • [3] Da Dalt N., 2006, P ISSCC, P669
  • [4] Da Dalt N, 2006, IEEE T CIRCUITS-II, V53, P1195, DOI [10.1109/TCSII.2006.883197, 10.1109/TSCII.2006.883197]
  • [5] A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line
    Dudek, P
    Szczepanski, S
    Hatfield, JV
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 240 - 247
  • [6] Analysis of PLL clock jitter in high-speed serial links
    Hanumolu, PK
    Casper, B
    Mooney, R
    Wei, GY
    Moon, UK
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) : 879 - 886
  • [7] Design procedure for all-digital phase-locked loops based on a charge-pump phase-locked-loop analogy
    Kratyuk, Volodymyr
    Hanumolu, Pavan Kumar
    Moon, Un-Ku
    Mayaram, Kartikeya
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (03) : 247 - 251
  • [8] Analysis and modeling of bang-bang clock and data recovery circuits
    Lee, J
    Kundert, KS
    Razavi, B
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) : 1571 - 1580
  • [9] Quantization effects in all-digital phase-locked loops
    Madoglio, Paolo
    Zanuso, Marco
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (12) : 1120 - 1124
  • [10] RYLYAKOV AV, 2007, P ISSCC, P173