Timing-driven global routing for standard-cell VLSI design

被引:0
作者
Youssef, H [1 ]
Sait, SM [1 ]
机构
[1] King Fahd Univ Petr & Minerals, Dhahran 31261, Saudi Arabia
来源
COMPUTER SYSTEMS SCIENCE AND ENGINEERING | 1999年 / 14卷 / 03期
关键词
global routing; VLSI design; Tabu Search;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
For VLSI designs, interconnect delays play an important role in determining the performance of the circuits as they can make it impossible to achieve the required clock rate. Nowadays. it is rare to find a placement program that does not take into consideration timing issues of the circuit. However, routing did not receive similar attention. We believe that timing of the layout can be further improved if timing critical nets are given preferential treatment during routing. In this paper, we present the implementation of a timing-driven global router program for a two layer standard cell VLSI design. An iterative improvement technique called Tabu Search (TS) is used to improve the initial global routing solution. The solution quality is measured in terms of path delays, interconnection length and layout area. Results of experiments on practical VLSI circuits reveal substantial improvement in terms of timing performance. Furthermore, when compared with Simulated Annealing, Tabu Search exhibited superior behavior with respect to run time and solution quality.
引用
收藏
页码:175 / 185
页数:11
相关论文
共 17 条
  • [1] CONG J, 1992, IEEE T COMPUT AID D, P739
  • [2] CONG J, 1988, P INT C COMP AID DES, P176
  • [3] FUKAO T, 1983, IEEE T COMPUTER OCT
  • [4] Glover F., 1989, ORSA Journal on Computing, V1, P190, DOI [10.1287/ijoc.2.1.4, 10.1287/ijoc.1.3.190]
  • [5] GLOVER F, 1990, ORSA J COMP, V1, P4
  • [6] GLOVER F, 1993, DECISION SCI, P156
  • [7] KOZMINSKI K, 1992, OASIS OPEN ARCHITECT
  • [8] METROPOLIS M, 1953, J CHEM PHYS, P1087
  • [9] GENERATION OF PERFORMANCE CONSTRAINTS FOR LAYOUT
    NAIR, R
    BERMAN, CL
    HAUGE, PS
    YOFFA, EJ
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (08) : 860 - 874
  • [10] SAIT SM, 1999, ITERATIVE COMPUTER A