Functional Verification Flow for an Embedded Microprocessor

被引:0
作者
Wang, Danghui [1 ]
He, Hua [1 ]
机构
[1] Northwestern Polytech Univ, Sch Comp Sci & Technol, Xian 710072, Peoples R China
来源
2012 INTERNATIONAL CONFERENCE ON INDUSTRIAL CONTROL AND ELECTRONICS ENGINEERING (ICICEE) | 2012年
关键词
Verification Flow; Hierarchical; Embedded Microprocessor;
D O I
10.1109/ICICEE.2012.248
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Design verification is the process of determining that a design accurately represents the developer's conceptual description and specifications. These days, design verification represents bring about 60% of total cost of the development of microprocessors or microprocessor cores. A huge number of different activities performed in different stages of the design flow and at different levels of abstraction. Based on the analysis of the structure of an embedded microprocessor, this paper shows the hierarchical verification flow for the microprocessor. The verification flow integrates several verification methods such as coding style checking, register transfer level simulation based on module, system level simulation, virtual machine based verification, timing verification and FPGA based verification. The embedded microprocessor has been successfully fabricated on the SIMC 0.18 mu m COMS technology.
引用
收藏
页码:935 / 938
页数:4
相关论文
共 8 条
  • [1] An JF, 2005, LECT NOTES COMPUT SC, V3605, P514
  • [2] [Anonymous], P DES AUT C JUN
  • [3] Como F, 2005, IEEE POTENTIALS, V24, P34, DOI 10.1109/MP.2005.1405800
  • [4] Gschwind M., 2001, IEEE T VERY LARGE SC, V9, P241
  • [5] Li T, 2005, ASIA S PACIF DES AUT, P1039
  • [6] Functional verification of the POWER4 microprocessor and POWER4 multiprocessor systems
    Ludden, JM
    Roesner, W
    Heiling, GM
    Reysa, JR
    Jackson, JR
    Chu, BL
    Behm, ML
    Baumgartner, JR
    Peterson, RD
    Abdulhafiz, J
    Bucy, WE
    Klaus, JH
    Klema, DJ
    Le, TN
    Lewis, FD
    Milling, PE
    McConville, LA
    Nelson, BS
    Paruthi, V
    Pouarz, TW
    Romonosky, AD
    Stuecheli, J
    Thompson, KD
    Victor, DW
    Wile, B
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (01) : 53 - 76
  • [7] Ray Joydeep., 2003, FPGA 03, P100
  • [8] Microprocessor verification via feedback-adjusted Markov models
    Wagner, Ilya
    Bertacco, Valeria
    Austin, Todd
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (06) : 1126 - 1138