Demonstration and analysis of accumulation-mode double-gate metal-oxide-semiconductor field-effect transistor

被引:4
|
作者
Masahara, Meishoku [1 ]
Endo, Kazuhiko [1 ]
Liu, Yongxun [1 ]
Matsukawa, Takashi [1 ]
O'uchi, Shinichi [1 ]
Ishii, Kenichi [1 ]
Sugimata, Etsuro [1 ]
Suzuki, Eiichi [1 ]
机构
[1] Natl Inst Adv Ind Sci & Technol, Nanoelect Res Inst, Tsukuba, Ibaraki 3058568, Japan
关键词
vertical DG-MOSFET; accumulation mode; inversion mode; channel thickness; channel body doping concentration; short-channel effects; subthreshold slope; threshold voltage;
D O I
10.1143/JJAP.45.3079
中图分类号
O59 [应用物理学];
学科分类号
摘要
The property of an accumulation-mode double-gate (DG) metal-oxide-semiconductor field-effect transistor (MOSFET) has thoroughly been investigated on the basis of experimental data and simulation results. Both accumulation- and inversion-mode DG-MOSFETs have been fabricated by novel vertical DG-MOSFET fabrication process technology. It is experimentally demonstrated that accumulation- mode DG-MOSFETs show a severe influence of channel thickness (T-Si) on threshold voltage (V-th) and subthreshold slope (S) as compared with inversion-mode ones. By decreasing T-Si, however, S is dramatically improved to the same value as that for the inversion-mode one. The short-channel effects (SCEs) for the accumulation-mode DG-MOSFETs have been explored using device simulation. The simulation result shows that, by decreasing T-Si to 10 nm, the trend of the SCEs for the accumulation-mode DG-MOSFETs becomes the same as that for the inversion-mode one down to an effective gate length of 10 nm. It is also demonstrated that, by using n(+)-DGs, an appropriate Vth as well as a low S can be attained for an accumulation-mode PMOS vertical DG-MOSFET.
引用
收藏
页码:3079 / 3083
页数:5
相关论文
共 50 条
  • [31] Threshold voltage modeling under size quantization for ultra-thin silicon double-gate metal-oxide-semiconductor field-effect transistor
    Medury, A.S. (aditya.medury@ece.iisc.ernet.in), 1600, American Institute of Physics Inc. (112):
  • [32] Experimental Study on Electron Mobility in Accumulation-Mode Silicon-on-Insulator Metal-Oxide-Semiconductor Field-Effect Transistors
    Kadotani, Naotoshi
    Ohashi, Teruyuki
    Takahashi, Tsunaki
    Oda, Shunri
    Uchida, Ken
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (09)
  • [33] Novel process for vertical double-gate (DG) metal-oxide-semiconductor field-effect-transistor (MOSFET) fabrication
    Masahara, M
    Matsukawa, T
    Tanoue, H
    Ishii, K
    Liu, YX
    Sakamoto, K
    Kanemaru, S
    Suzuki, E
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2003, 42 (6B): : 4138 - 4141
  • [34] Novel process for vertical double-gate (DG) metal-oxide-semiconductor field-effect-transistor (MOSFET) fabrication
    Masahara, M. (m.masahara@aist.go.jp), 1600, Japan Society of Applied Physics (42):
  • [35] Analytical symmetric double-gate silicon-on-insulator metal-oxide-semiconductor field-effect-transistor model
    Jang, Sheng-Lyang
    Hu, Man-Chun
    Liu, Shau-Shen
    Japanese Journal of Applied Physics, Part 1: Regular Papers & Short Notes & Review Papers, 1997, 36 (10): : 6250 - 6253
  • [36] An analytical symmetric double-gate silicon-on-insulator metal-oxide-semiconductor field-effect-transistor model
    Jang, SL
    Hu, MC
    Liu, SS
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1997, 36 (10): : 6250 - 6253
  • [37] Hole Mobility in Accumulation Mode Metal-Oxide-Semiconductor Field-Effect Transistors
    Gaubert, Philippe
    Teramoto, Akinobu
    Sugawa, Shigetoshi
    Ohmi, Tadahiro
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (04)
  • [38] Radio frequency/analog and linearity performance of a junctionless double gate metal-oxide-semiconductor field-effect transistor
    Baral, Biswajit
    Biswal, Sudhansu Mohan
    De, Debashis
    Sarkar, Angsuman
    SIMULATION-TRANSACTIONS OF THE SOCIETY FOR MODELING AND SIMULATION INTERNATIONAL, 2017, 93 (11): : 985 - 993
  • [39] Double-gate organic field-effect transistor
    Morana, M
    Bret, G
    Brabec, C
    APPLIED PHYSICS LETTERS, 2005, 87 (15) : 1 - 3
  • [40] Metal-oxide-semiconductor field-effect transistor junction requirements
    Duane, Michael
    Lynch, William
    Journal of Vacuum Science & Technology B: Microelectronics Processing and Phenomena, 1998, 16 (01):