A 1.75 mW 1.1 GHz Semi-Digital Fractional-N PLL With TDC-Less Hybrid Loop Control

被引:13
|
作者
Sun, Yuanfeng [1 ]
Zhang, Zhuo [1 ]
Xu, Ni [1 ]
Wang, Min [1 ]
Rhee, Woogeun [1 ]
Oh, Tae-Young [2 ]
Wang, Zhihua [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Samsung Elect Co, Hwasung, South Korea
关键词
All-digital PLL; CMOS integrated circuits; fractional-N; frequency synthesizer; PLL; CLOCK;
D O I
10.1109/LMWC.2012.2228178
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 1.1 GHz semi-digital fractional-N PLL without the time-to-digital converter (TDC) whose resolution and linearity heavily depends on process and temperature variations is implemented in 65 nm CMOS. A hybrid loop control with a fully differential proportional-gain path and embedded finite-impulse response (FIR) filtering achieves linear phase tracking as well as good technology scalability, having a small analog loop filter area less than 0.01 mm(2). The use of the hybrid FIR filter not only suppresses out-of-band quantization noise of the Delta Sigma modulator but also improves the linearity of the proportional-gain path. The TDC-less semi-digital PLL consumes 1.75 mW from a 0.9 V supply voltage, achieving significant power reduction compared to conventional all-digital PLLs.
引用
收藏
页码:654 / 656
页数:3
相关论文
共 50 条
  • [31] A 1.9-3.8 GHz ΔΣ Fractional-N PLL Frequency Synthesizer With Fast Auto-Calibration of Loop Bandwidth and VCO Frequency
    Shin, Jaewook
    Shin, Hyunchol
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) : 665 - 675
  • [32] A Fractional-N Digital LC-PLL Using Coupled Frequency Doubler With Frequency-Tracking Loop for Wireline Applications
    Shin, Dongseok
    Kim, Hyung Seok
    Liu, Chuan-Chang
    Wali, Priya
    Murthy, Savyasaachi Keshava
    Fan, Yongping
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (06) : 1736 - 1748
  • [33] A 0.5V 1.6mW 2.4GHz Fractional-N All-Digital PLL for Bluetooth LE with PVT-Insensitive TDC using Switched-Capacitor Doubler in 28nm CMOS
    Kuo, Feng-Wei
    Pourmousavian, Seyednaser
    Siriburanon, Teerachot
    Chen, Ron
    Cho, Lan-chou
    Jou, Chewn-Pu
    Hsueh, Fu-Lung
    Staszewski, Robert Bogdan
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C178 - C179
  • [34] A 0.5-V 1.6-mW 2.4-GHz Fractional-N All-Digital PLL for Bluetooth LE With PVT-Insensitive TDC Using Switched-Capacitor Doubler in 28-nm CMOS
    Pourmousavian, Naser
    Kuo, Feng-Wei
    Siriburanon, Teerachot
    Babaie, Masoud
    Staszewski, Robert Bogdan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) : 2572 - 2583
  • [35] A 2.9-4.0-GHz Fractional-N Digital PLL With Bang-Bang Phase Detector and 560-fsrms Integrated Jitter at 4.5-mW Power
    Tasca, Davide
    Zanuso, Marco
    Marzin, Giovanni
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2745 - 2758
  • [36] Design of a 1-V 3-mW 2.4-GHz Fractional-N PLL Synthesizer in 65nm CMOS
    Lee, Yongho
    Kim, Seungsoo
    Shin, Hyunchol
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 230 - 231
  • [37] A 56.4-to-63.4GHz Spurious-Free All-Digital Fractional-N PLL in 65nm CMOS
    Wu, Wanghua
    Bai, Xuefei
    Staszewski, Robert Bogdan
    Long, John R.
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 352 - +
  • [38] A High-Resolution 2-GHz Fractional-N PLL With Crystal Oscillator PVT-Insensitive Feedback Control
    Huang, Sheng
    Liu, Shubin
    Zhu, Zhangming
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2018, 28 (03) : 227 - 229
  • [39] An Ultracompact 9.4-14.8-GHz Transformer-Based Fractional-N All-Digital PLL in 40-nm CMOS
    Ximenes, Augusto Ronchini
    Vlachogiannakis, Gerasimos
    Staszewski, Robert Bogdan
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (11) : 4241 - 4254
  • [40] A 50-to-66GHz 65nm CMOS All-Digital Fractional-N PLL with 220fsrms Jitter
    Hussein, Ahmed
    Vasadi, Sriharsha
    Soliman, Mazen
    Paramesh, Jeyanandh
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 326 - 326