Low-power design technique with ambipolar double gate devices

被引:0
|
作者
Jabeur, Kotb [1 ]
O'Connor, Ian [1 ]
Navarro, David [1 ]
Le Beux, Sebastien [1 ]
机构
[1] Ecole Cent Lyon, Lyon Inst Nanotechnol, F-69134 Ecully, France
来源
PROCEEDINGS OF THE 2012 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH) | 2012年
关键词
Ambipolarity; Carbon Nanotubes; Reconfigurable Logic; Low-power design; four-terminal devices; ambipolar double-gate devices; FIELD-EFFECT TRANSISTORS; THRESHOLD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ambipolar FETs with channels composed of carbon nanotubes, graphene or undoped silicon nanowires have a V-ds-dependent I-off, a source of high leakage, as well as a low V-TH, a source of high dynamic power. In this paper, we propose a circuit design technique to solve these issues for low-power logic circuits with ambipolar double-gate transistors, using the in-field controllability via the fourth device terminal. The approach is demonstrated for the complementary static logic design style. It dynamically lowers the dynamic power (short-circuit and capacitive) during the active mode and the static power during the inactive mode. We apply this approach in a simulation-based case study focused on Double Gate Carbon Nanotube FET (DG-CNTFET) technology. Compared to conventional structures, an average improvement of 3X in total power consumption was observed, with a decrease by a factor of 4X in short circuit power, and of 100X in static power (during the standby mode).
引用
收藏
页码:14 / 21
页数:8
相关论文
共 50 条
  • [21] High-level synthesis for low-power design
    School of Electrical and Computer Engineering, Cornell University, Ithaca
    NY, United States
    不详
    IL, United States
    IPSJ Trans. Syst. LSI Des. Methodol., (12-25): : 12 - 25
  • [23] A Low-Power, Area Efficient Design Technique for Wide Fan-in Domino Logic based Comparators
    Patnaik, Satwik
    Mehrotra, Shruti
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 923 - 928
  • [24] System-Level Power Management for Low-Power SOC Design
    Zhu Jing-jing
    Lu Feng
    2011 TENTH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING AND SCIENCE (DCABES), 2011, : 412 - 416
  • [25] Low-Power Design for a Digit-Serial Polynomial Basis Finite Field Multiplier Using Factoring Technique
    Namin, Shoaleh Hashemi
    Wu, Huapeng
    Ahmadi, Majid
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 441 - 449
  • [26] Influence of charge traps on charge plasma-germanium double-gate TFET for RF/Analog & low-power switching applications
    Yadav, Ajeet K.
    Malik, Sambhu P.
    Baghel, Gaurav S.
    Khosla, Robin
    MICROELECTRONICS RELIABILITY, 2024, 153
  • [27] Challenges in sleep transistor design and implementation in low-power designs
    Shi, Kaijian
    Howard, David
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 113 - +
  • [28] Teaching low-power electronic design in electrical and computer engineering
    Yuan, HS
    Di, J
    IEEE TRANSACTIONS ON EDUCATION, 2005, 48 (01) : 169 - 182
  • [29] Low-power design of high-speed A/D converters
    Kawahito, S
    Honda, K
    Furuta, M
    Kawai, N
    Miyazaki, D
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 468 - 478
  • [30] A New Low-Power Circuit Design Optimization for Image Processing
    Liu, Mingkai
    Feng, Shuo
    Shan, Weihao
    Que, Haohua
    Wang, Jianchao
    Yang, Xinghua
    ELECTRONICS, 2025, 14 (02):