Low-power design technique with ambipolar double gate devices

被引:0
|
作者
Jabeur, Kotb [1 ]
O'Connor, Ian [1 ]
Navarro, David [1 ]
Le Beux, Sebastien [1 ]
机构
[1] Ecole Cent Lyon, Lyon Inst Nanotechnol, F-69134 Ecully, France
来源
PROCEEDINGS OF THE 2012 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH) | 2012年
关键词
Ambipolarity; Carbon Nanotubes; Reconfigurable Logic; Low-power design; four-terminal devices; ambipolar double-gate devices; FIELD-EFFECT TRANSISTORS; THRESHOLD;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ambipolar FETs with channels composed of carbon nanotubes, graphene or undoped silicon nanowires have a V-ds-dependent I-off, a source of high leakage, as well as a low V-TH, a source of high dynamic power. In this paper, we propose a circuit design technique to solve these issues for low-power logic circuits with ambipolar double-gate transistors, using the in-field controllability via the fourth device terminal. The approach is demonstrated for the complementary static logic design style. It dynamically lowers the dynamic power (short-circuit and capacitive) during the active mode and the static power during the inactive mode. We apply this approach in a simulation-based case study focused on Double Gate Carbon Nanotube FET (DG-CNTFET) technology. Compared to conventional structures, an average improvement of 3X in total power consumption was observed, with a decrease by a factor of 4X in short circuit power, and of 100X in static power (during the standby mode).
引用
收藏
页码:14 / 21
页数:8
相关论文
共 50 条
  • [1] Ambipolar Organic Tri-Gate Transistor for Low-Power Complementary Electronics
    Torricelli, Fabrizio
    Ghittorelli, Matteo
    Smits, Edsger C. P.
    Roelofs, Christian W. S.
    Janssen, Rene A. J.
    Gelinck, Gerwin H.
    Kovacs-Vajna, Zsolt M.
    Cantatore, Eugenio
    ADVANCED MATERIALS, 2016, 28 (02) : 284 - 290
  • [2] Ambipolar Independent Double Gate FET Logic
    O'Connor, Ian
    Jabeur, Kotb
    Le Beux, Sebastien
    Navarro, David
    PROCEEDINGS OF THE 2012 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2012, : 61 - 68
  • [3] An efficient low-swing multithreshold-voltage low-power design technique
    Rjoub, A
    Alrousan, M
    Aljarrah, O
    Koufopavlou, O
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (01) : 193 - 203
  • [4] Ambipolar double gate CNTFETs based reconfigurable Logic cells
    Jabeur, Kotb
    O'Connor, Ian
    Le Beux, Sebastien
    Navarro, David
    PROCEEDINGS OF THE 2012 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2012, : 7 - 13
  • [5] Low-power design for embedded processors
    Moyer, B
    PROCEEDINGS OF THE IEEE, 2001, 89 (11) : 1576 - 1587
  • [6] Ambipolar Independent Double Gate FET (Am-IDGFET) for the Design of Compact Logic Structures
    Jabeur, Kotb
    O'Connor, Ian
    Le Beux, Sebastien
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2014, 13 (06) : 1063 - 1073
  • [7] Remote Low-Power Digital Design System
    AbuShanab, Shatha
    Winzker, Marco
    Brueck, Rainer
    2015 IEEE JORDAN CONFERENCE ON APPLIED ELECTRICAL ENGINEERING AND COMPUTING TECHNOLOGIES (AEECT), 2015,
  • [8] Low-power design techniques for scaled technologies
    Paul, BC
    Agarwal, A
    Roy, K
    INTEGRATION-THE VLSI JOURNAL, 2006, 39 (02) : 64 - 89
  • [9] Ultrascaled Double-Gate Monolayer SnS2 MOSFETs for High-Performance and Low-Power Applications
    Guo, Shiying
    Wang, Yangyang
    Hu, Xuemin
    Zhang, Shengli
    Qu, Hengze
    Zhou, Wenhan
    Wu, Zhenhua
    Liu, Xuhai
    Zeng, Haibo
    PHYSICAL REVIEW APPLIED, 2020, 14 (04)
  • [10] Novel state minimization and state assignment in finite state machine design for low-power portable devices
    Shiue, WT
    INTEGRATION-THE VLSI JOURNAL, 2005, 38 (04) : 549 - 570