FPGA Memory Testing Technique using BIST

被引:0
作者
Gadde, Priyanka [1 ]
Niamat, Mohammed [1 ]
机构
[1] Univ Toledo, Dept Elect Engn & Comp Sci, Toledo, OH 43606 USA
来源
2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2013年
关键词
SRAM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The wide use of Field Programmable Gate Arrays (FPGAs) in critical applications including, military and airborne applications require fault free operation of the FPGA. In FPGAs, faults can occur in the memory resources, logic blocks, or the interconnects. In this paper, memory faults including Stuck-at, Transition, Address Decoder, Incorrect Read, Deceptive Read Destructive, and Data Retention Faults are analyzed using an optimized March C-algorithm. In order to evaluate the effectiveness of this algorithm, a novel Built-in Self Test (BIST) technique to test the embedded SRAM memory of the FPGA is proposed. The proposed technique reduces the test time by approximately half as compared to previously published schemes. The FPGA is modeled in VHDL at the equivalent gate level and the simulations results are generated using ModelSim.
引用
收藏
页码:473 / 476
页数:4
相关论文
共 50 条
[31]   Application of source biasing technique for energy efficient DECODER circuit design: memory array application [J].
Gupta, Neha ;
Parihar, Priyanka ;
Neema, Vaibhav .
JOURNAL OF SEMICONDUCTORS, 2018, 39 (04)
[32]   Application of source biasing technique for energy efficient DECODER circuit design: memory array application [J].
Neha Gupta ;
Priyanka Parihar ;
Vaibhav Neema .
Journal of Semiconductors, 2018, (04) :53-58
[33]   Neutron Induced Single Event Upset (SEU) Testing of Static Random Access Memory (SRAM) Devices [J].
Tostanoski, Michael J. ;
Deaton, Terrence F. ;
Strayer, Roy E., Jr. ;
Goldflam, Rudolf ;
Fullem, Travis Z. .
2014 IEEE RADIATION EFFECTS DATA WORKSHOP (REDW), 2014,
[34]   Efficient Memory Repair Using Cache-Based Redundancy [J].
Axelos, Nicholas ;
Pekmestzi, Kiamal ;
Gizopoulos, Dimitris .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (12) :2278-2288
[35]   Memory Circuits using Resonant Charge-based Devices [J].
Sharma, Nishtha ;
Marshall, Andrew ;
Register, Frank ;
Kwak, Jin Woong .
PROCEEDINGS OF THE 2018 IEEE 13TH DALLAS CIRCUITS AND SYSTEMS CONFERENCE (DCAS), 2018,
[36]   Adaptive Supply Voltage Circuit Using Body Bias Technique [J].
Moradi, Farshad ;
Wisland, Dag T. ;
Mahmoodi, Hamid ;
Cao, Tuan Vu ;
Dooghabadi, Maliheh Zarre .
MIXDES 2009: PROCEEDINGS OF THE 16TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, :215-+
[37]   Design of low leakage power SRAM using Multithreshold technique [J].
Subramanyam, J. B. V. ;
Basha, Syed S. .
PROCEEDINGS OF THE 10TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO'16), 2016,
[38]   On-Chip Area and Test Time Effective Weak Resistive Open Defect Detection Technique for Cache Memory [J].
Barekar, Sheetal ;
Mali, Madan .
2021 IEEE 12TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEM (LASCAS), 2021,
[39]   Cache-Out: Leaking Cache Memory Using Hardware Trojan [J].
Khan, Mohammad Nasim Imtaiz ;
De, Asmit ;
Ghosh, Swaroop .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (06) :1461-1470
[40]   Heterogeneous Memory Assembly Exploration Using a Floorplan and Interconnect Aware Framework [J].
Gupta, Prakhar Raj ;
Visweswaran, G. S. ;
Narang, Gaurav ;
Grover, Anuj .
2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, :290-295