FPGA Memory Testing Technique using BIST

被引:0
|
作者
Gadde, Priyanka [1 ]
Niamat, Mohammed [1 ]
机构
[1] Univ Toledo, Dept Elect Engn & Comp Sci, Toledo, OH 43606 USA
来源
2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2013年
关键词
SRAM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The wide use of Field Programmable Gate Arrays (FPGAs) in critical applications including, military and airborne applications require fault free operation of the FPGA. In FPGAs, faults can occur in the memory resources, logic blocks, or the interconnects. In this paper, memory faults including Stuck-at, Transition, Address Decoder, Incorrect Read, Deceptive Read Destructive, and Data Retention Faults are analyzed using an optimized March C-algorithm. In order to evaluate the effectiveness of this algorithm, a novel Built-in Self Test (BIST) technique to test the embedded SRAM memory of the FPGA is proposed. The proposed technique reduces the test time by approximately half as compared to previously published schemes. The FPGA is modeled in VHDL at the equivalent gate level and the simulations results are generated using ModelSim.
引用
收藏
页码:473 / 476
页数:4
相关论文
共 50 条
  • [1] Automating Control and Evaluation of FPGA Testing Using SJ BIST®
    Hofmeister, James P.
    Mitchell, Christopher
    2008 IEEE AUTOTESTCON, VOLS 1 AND 2, 2008, : 86 - 91
  • [2] A BIST scheme for testing a multiple FPGA system
    Niamat, MY
    Jogu, RR
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 45 - 48
  • [3] Implementation of BIST Technology for Fault Detection and Repair of the Multiported Memory using FPGA
    Patil, S. R.
    Musle, D. B.
    2017 INTERNATIONAL CONFERENCE OF ELECTRONICS, COMMUNICATION AND AEROSPACE TECHNOLOGY (ICECA), VOL 2, 2017, : 43 - 47
  • [4] A tool for teaching memory testing based on BIST
    Fischerova, Maria
    Pikula, Tomas
    Simlastik, Martin
    Bosio, Alberto
    di Carlo, Stefano
    di Natale, Giorgio
    2006 INTERNATIONAL BALTIC ELECTRONICS CONFERENCE, PROCEEDINGS, 2006, : 187 - 190
  • [5] Memory BIST using ESP
    Du, XG
    Reddy, SM
    Ross, DE
    Cheng, WT
    Rayhawk, J
    22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 243 - 248
  • [6] An Automated BIST Architecture for Testing and Diagnosing FPGA Interconnect Faults
    Jack Smith
    Tian Xia
    Charles Stroud
    Journal of Electronic Testing, 2006, 22 : 239 - 253
  • [7] An automated BIST architecture for testing and diagnosing FPGA interconnect faults
    Smith, Jack
    Xia, Tian
    Stroud, Charles
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2006, 22 (03): : 239 - 253
  • [8] BIST-based delay path testing in FPGA architectures
    Harris, IG
    Menon, PR
    Tessier, R
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 932 - 938
  • [9] A cost-efficient self-configurable BIST technique for testing multiplexer-based FPGA interconnect
    Zhu Jianfeng
    He Hu
    Wu Dong
    Pan Liyang
    Journal of Electronic Testing, 2011, 27 : 647 - 655
  • [10] A cost-efficient self-configurable BIST technique for testing multiplexer-based FPGA interconnect
    Zhu Jianfeng
    He Hu
    Wu Dong
    Pan Liyang
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2011, 27 (05): : 647 - 655