Low Power Scan Chain Architecture Based on Circuit Topology

被引:0
|
作者
Kim, Heetae [1 ]
Oh, Hyunggoy [1 ]
Lee, Sangjun [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Elect & Elect Engn, Seoul, South Korea
来源
2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | 2018年
关键词
Scan partitioning; test power reduction; scan chain bypass; scan-based test;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scan-based test is widely used method to test the digital circuits, increasing the controllability of the circuit under test. However high controllability can cause fatal problems by excessive test power consumption. To resolve these problem, this paper proposes a scan chain architecture which reduces the test power consumption. The proposed method decreases the test data volume by partitioning a scan chain into many scan segments. The scan chain partitioning is performed based on circuit topology, and it increases the number of scan segments that can be bypassed. Simulation results show that the proposed method reduces the test power consumption up to 43.33% compared to the previous work.
引用
收藏
页码:267 / 268
页数:2
相关论文
共 50 条
  • [41] A scan matrix design for low power scan-based test
    Lin, SP
    Lee, CL
    Chen, JE
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 224 - 229
  • [42] A low power deterministic test using scan chain disable technique
    You, Zhiqiang
    Iwagaki, Tsuyoshi
    Inoue, Michiko
    Fujiwara, Hideo
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (06) : 1931 - 1939
  • [43] Low loss Inverter Circuit based on Buck and Boost Topology
    Rozlan, M. H. Hakimie
    Darwish, Mohamed K.
    Sallama, Abdulhafid
    Khodapanah, Mohammadali
    2015 50TH INTERNATIONAL UNIVERSITIES POWER ENGINEERING CONFERENCE (UPEC), 2015,
  • [44] Utilizing Circuit Structure for Scan Chain Diagnosis
    Lo, Wei-Hen
    Hsieh, Ang-Chih
    Lan, Chien-Ming
    Lin, Min-Hsien
    Hwang, TingTing
    2013 18TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2013), 2013,
  • [45] Utilizing Circuit Structure for Scan Chain Diagnosis
    Lo, Wei-Hen
    Hsieh, Ang-Chih
    Lan, Chien-Ming
    Lin, Min-Hsien
    Hwang, TingTing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (12) : 2766 - 2778
  • [46] A Railway Power Quality Conditioner Based on Chain Circuit
    Ding, Na
    Shu, Zeliang
    Guo, Yuhua
    IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011, : 1150 - 1154
  • [47] POWER ELECTRONIC-CIRCUIT TOPOLOGY
    MCMURRAY, W
    PROCEEDINGS OF THE IEEE, 1988, 76 (04) : 428 - 437
  • [48] Graphene nanoribbon crossbar architecture for low power and dense circuit implementations
    Gholipour, Morteza
    Masoumi, Nasser
    MICROELECTRONICS JOURNAL, 2014, 45 (11) : 1533 - 1541
  • [49] Low-power circuit techniques for low-voltage pipelined ADCs based on switched-opamp architecture
    Ou, Hsin-Hung
    Chang, Soon-Jyh
    Liu, Bin-Da
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (02) : 461 - 468
  • [50] A Technique for Low Power, Stuck-at Fault Diagnosable and Reconfigurable Scan Architecture
    Kumar, Binod
    Nehru, Boda
    Pandey, Brajesh
    Singh, Virendra
    Tudu, Jaynarayan
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,