Low Power Scan Chain Architecture Based on Circuit Topology

被引:0
|
作者
Kim, Heetae [1 ]
Oh, Hyunggoy [1 ]
Lee, Sangjun [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Elect & Elect Engn, Seoul, South Korea
来源
2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | 2018年
关键词
Scan partitioning; test power reduction; scan chain bypass; scan-based test;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scan-based test is widely used method to test the digital circuits, increasing the controllability of the circuit under test. However high controllability can cause fatal problems by excessive test power consumption. To resolve these problem, this paper proposes a scan chain architecture which reduces the test power consumption. The proposed method decreases the test data volume by partitioning a scan chain into many scan segments. The scan chain partitioning is performed based on circuit topology, and it increases the number of scan segments that can be bypassed. Simulation results show that the proposed method reduces the test power consumption up to 43.33% compared to the previous work.
引用
收藏
页码:267 / 268
页数:2
相关论文
共 50 条
  • [21] The efficient multiple scan chain architecture reducing power dissipation and test time
    Lee, IS
    Hur, YM
    Ambler, T
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 94 - 97
  • [22] Scan chain design for shift power reduction in scan-based testing
    Li Jia
    Hu Yu
    Li XiaoWei
    SCIENCE CHINA-INFORMATION SCIENCES, 2011, 54 (04) : 767 - 777
  • [23] A Compact and Low-Power Column Readout Circuit based on Digital Delay Chain
    Yang, Minkyu
    Park, Changjoo
    Jung, Wanyeong
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [24] Scan chain design for shift power reduction in scan-based testing
    LI Jia 1
    2 The Institute of Computing Technology
    ScienceChina(InformationSciences), 2011, 54 (04) : 767 - 777
  • [25] Scan chain design for shift power reduction in scan-based testing
    Jia Li
    Yu Hu
    XiaoWei Li
    Science China Information Sciences, 2011, 54 : 767 - 777
  • [26] A New Scan Chain Reordering Method for Low Power Consumption based on Care Bit Density
    Cho, Kyunghwan
    Kim, Jihye
    Oh, Hyunggoy
    Lee, Sangjun
    Kang, Sungho
    2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 134 - 135
  • [27] CryptoScan: A secured scan chain architecture
    Mukhopadhyay, D
    Banerjee, S
    RoyChowdhury, D
    Bhattacharya, BB
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 348 - 353
  • [28] Scan chain configuration based X-filling for low power and high quality testing
    Chen, Z.
    Feng, J.
    Xiang, D.
    Yin, B.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2010, 4 (01): : 1 - 13
  • [29] Double-tree scan: A novel low-power scan-path architecture
    Bhattacharya, BB
    Seth, SC
    Zhang, S
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 470 - 479
  • [30] Low power design using architecture and circuit level approaches
    Kim, DS
    Kim, JT
    Kwon, KW
    Chung, DJ
    ICONIP'02: PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON NEURAL INFORMATION PROCESSING: COMPUTATIONAL INTELLIGENCE FOR THE E-AGE, 2002, : 711 - 716