Low Power Scan Chain Architecture Based on Circuit Topology

被引:0
|
作者
Kim, Heetae [1 ]
Oh, Hyunggoy [1 ]
Lee, Sangjun [1 ]
Kang, Sungho [1 ]
机构
[1] Yonsei Univ, Elect & Elect Engn, Seoul, South Korea
来源
2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC) | 2018年
关键词
Scan partitioning; test power reduction; scan chain bypass; scan-based test;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scan-based test is widely used method to test the digital circuits, increasing the controllability of the circuit under test. However high controllability can cause fatal problems by excessive test power consumption. To resolve these problem, this paper proposes a scan chain architecture which reduces the test power consumption. The proposed method decreases the test data volume by partitioning a scan chain into many scan segments. The scan chain partitioning is performed based on circuit topology, and it increases the number of scan segments that can be bypassed. Simulation results show that the proposed method reduces the test power consumption up to 43.33% compared to the previous work.
引用
收藏
页码:267 / 268
页数:2
相关论文
共 50 条
  • [1] Fast Circuit Topology Based Method to Configure the Scan Chains in Illinois Scan Architecture
    Donglikar, Swapneel
    Banga, Mainak
    Chandrasekar, Maheshwar
    Hsiao, Michael S.
    ITC: 2009 INTERNATIONAL TEST CONFERENCE, 2009, : 520 - 529
  • [2] Scan-chain Masking Technique for Low Power Circuit Testing
    Kundu, Subhadip
    Chattopadhyay, Santanu
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 183 - 188
  • [3] A Novel Scan Architecture for Low Power Scan-Based Testing
    Naeini, Mahshid Mojtabavi
    Ooi, Chia Yee
    VLSI DESIGN, 2015, 2015
  • [4] Design of scan-based low testing power architecture
    Xu, Lei
    Sun, Yi-He
    Chen, Hong-Yi
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2001, 38 (12):
  • [5] Low-Power Scan Testing: A Scan Chain Partitioning and Scan Hold Based Technique
    Arvaniti, Efi
    Tsiatouhas, Yiorgos
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (03): : 329 - 341
  • [6] Low-Power Scan Testing: A Scan Chain Partitioning and Scan Hold Based Technique
    Efi Arvaniti
    Yiorgos Tsiatouhas
    Journal of Electronic Testing, 2014, 30 : 329 - 341
  • [7] Efficient Low-power Scan Test Method based on Exclusive Scan and Scan Chain Reordering
    Kim, Dooyoung
    Kim, Jinuk
    Ibtesam, Muhammad
    Solangi, Umair Saeed
    Park, Sungju
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (04) : 390 - 404
  • [8] A token scan architecture for low power testing
    Huang, TC
    Lee, KJ
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 660 - 669
  • [9] A New Logic Topology-Based Scan Chain Stitching for Test-Power Reduction
    Lee, Sangjun
    Cho, Kyunghwan
    Choi, Sungki
    Kang, Sungho
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) : 3432 - 3436
  • [10] A Control Circuit Architecture Based on SEPIC Topology for Off-grid Wind Power Generation
    Gao Qiang
    Shen Silei
    Wang Junjie
    2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 9 - 12