DiCER: Distributed and cost-effective redundancy for variation tolerance

被引:1
作者
Wu, D [1 ]
Venkataraman, G [1 ]
Hu, J [1 ]
Li, QY [1 ]
Mahapatra, R [1 ]
机构
[1] Texas A&M Univ, Dept Elect Engn, College Stn, TX 77843 USA
来源
ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS | 2005年
关键词
D O I
10.1109/ICCAD.2005.1560100
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Increasingly prominent variational effects impose imminent threat to the progress of VLSI technology. This work explores redundancy, which is a well-known fault tolerance technique, for variation tolerance. It is observed that delay variability can be reduced by making redundant paths distributed or less correlated. Based on this observation, a gate splitting methodology is proposed for achieving distributed redundancy. We show how to avoid short circuit and estimate delay in dual-driver nets which are caused by gate splitting. A spin-off gate placement heuristic is developed to minimize redundancy cost. Monte Carlo simulation results on benchmark circuits show that our method can improve timing yield from 59% to 72% with only 0.3% increase on cell area and 2.2% increase on wirelength on average.
引用
收藏
页码:393 / 397
页数:5
相关论文
共 20 条
  • [1] Alpert CJ, 2002, IEEE T COMPUT AID D, V21, P3
  • [2] Beraudo G, 2003, DES AUT CON, P196
  • [3] COMPUTING SIGNAL DELAY IN GENERAL RC-NETWORKS BY TREE LINK PARTITIONING
    CHAN, PK
    KARPLUS, K
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (08) : 898 - 902
  • [4] Chang HL, 2003, ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, P621
  • [5] Chang SC, 2004, DES AUT CON, P814
  • [6] Fast and exact simultaneous gate and wire sizing by Lagrangian relaxation
    Chen, CP
    Chu, CCN
    Wong, DF
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (07) : 1014 - 1025
  • [7] CHEN G, 2005, ISFPGA, P51
  • [8] Novel sizing algorithm for yield improvement under process variation in nanometer technology
    Choi, SH
    Paul, BC
    Roy, K
    [J]. 41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 454 - 459
  • [9] Johnson B., 1989, Design and Analysis of Fault Tolerant Digital Systems
  • [10] GORDIAN - VLSI PLACEMENT BY QUADRATIC-PROGRAMMING AND SLICING OPTIMIZATION
    KLEINHANS, JM
    SIGL, G
    JOHANNES, FM
    ANTREICH, KJ
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (03) : 356 - 365