The origin of gate bias stress instability and hysteresis in monolayer WS2 transistors

被引:25
作者
Lan, Changyong [1 ,2 ]
Kang, Xiaolin [3 ]
Meng, You [3 ]
Wei, Renjie [3 ]
Bu, Xiuming [3 ]
Yip, SenPo [3 ,4 ]
Ho, Johnny C. [3 ,4 ,5 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
[2] Univ Elect Sci & Technol China, Sch Optoelect Sci & Engn, Chengdu 610054, Peoples R China
[3] City Univ Hong Kong, Dept Mat Sci & Engn, Kowloon, Hong Kong 999077, Peoples R China
[4] City Univ Hong Kong, State Key Lab Terahertz & Millimeter Waves, Kowloon, Hong Kong 999077, Peoples R China
[5] Zhengzhou Univ, Key Lab Adv Mat Proc & Mold, Minist Educ, Zhengzhou 450002, Peoples R China
基金
中国国家自然科学基金;
关键词
charge trapping; gate bias stress instability; hysteresis; WS2; transistor; PHOTOLUMINESCENCE; SEMICONDUCTORS; COULD;
D O I
10.1007/s12274-020-3003-6
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Due to the ultra-thin nature and moderate carrier mobility, semiconducting two-dimensional (2D) materials have attracted extensive attention for next-generation electronics. However, the gate bias stress instability and hysteresis are always observed in these 2D materials-based transistors that significantly degrade their reliability for practical applications. Herein, the origin of gate bias stress instability and hysteresis for chemical vapor deposited monolayer WS(2)transistors are investigated carefully. The transistor performance is found to be strongly affected by the gate bias stress time, sweeping rate and range, and temperature. Based on the systematical study and complementary analysis, charge trapping is determined to be the major contribution for these observed phenomena. Importantly, due to these charge trapping effects, the channel current is observed to decrease with time; hence, a rate equation, considering the charge trapping and time decay effect of current, is proposed and developed to model the phenomena with excellent consistency with experimental data. All these results do not only indicate the validity of the charge trapping model, but also confirm the hysteresis being indeed caused by charge trapping. Evidently, this simple model provides a sufficient explanation for the charge trapping induced gate bias stress instability and hysteresis in monolayer WS(2)transistors, which can be also applicable to other kinds of transistors.
引用
收藏
页码:3278 / 3285
页数:8
相关论文
共 35 条
  • [1] Graphene and two-dimensional materials for silicon technology
    Akinwande, Deji
    Huyghebaert, Cedric
    Wang, Ching-Hua
    Serna, Martha I.
    Goossens, Stijn
    Li, Lain-Jong
    Wong, H. -S. Philip
    Koppens, Frank H. L.
    [J]. NATURE, 2019, 573 (7775) : 507 - 518
  • [2] Role of Charge Traps in the Performance of Atomically Thin Transistors
    Amit, Iddo
    Octon, Tobias J.
    Townsend, Nicola J.
    Reale, Francesco
    Wright, C. David
    Mattevi, Cecilia
    Craciun, Monica F.
    Russo, Saverio
    [J]. ADVANCED MATERIALS, 2017, 29 (19)
  • [3] Realization and electrical characterization of ultrathin crystals of layered transition-metal dichalcogenides
    Ayari, Anthony
    Cobas, Enrique
    Ogundadegbe, Ololade
    Fuhrer, Michael S.
    [J]. JOURNAL OF APPLIED PHYSICS, 2007, 101 (01)
  • [4] Quantitative Determination of the Band Gap of WS2 with Ambipolar Ionic Liquid-Gated Transistors
    Braga, Daniele
    Lezama, Ignacio Gutierrez
    Berger, Helmuth
    Morpurgo, Alberto F.
    [J]. NANO LETTERS, 2012, 12 (10) : 5218 - 5223
  • [5] Bube R.H., 1992, Photoelectronic Properties of Semiconductors
  • [6] Chemical Vapor Deposition Growth and Applications of Two-Dimensional Materials and Their Heterostructures
    Cai, Zhengyang
    Liu, Bilu
    Zou, Xiaolong
    Cheng, Hui-Ming
    [J]. CHEMICAL REVIEWS, 2018, 118 (13) : 6091 - 6133
  • [7] Chhowalla M, 2016, NAT REV MATER, V1, DOI [10.1038/natrevmats.2016.52, 10.1038/natrevmats2016.52]
  • [8] Electric Stress-Induced Threshold Voltage Instability of Multilayer MoS2 Field Effect Transistors
    Cho, Kyungjune
    Park, Woanseo
    Park, Juhun
    Jeong, Hyunhak
    Jang, Jingon
    Kim, Tae-Young
    Hong, Woong-Ki
    Hong, Seunghun
    Lee, Takhee
    [J]. ACS NANO, 2013, 7 (09) : 7751 - 7758
  • [9] Hysteresis in the transfer characteristics of MoS2 transistors
    Di Bartolomeo, Antonio
    Genovese, Luca
    Giubileo, Filippo
    Iemmo, Laura
    Luongo, Giuseppe
    Foller, Tobias
    Schleberger, Marika
    [J]. 2D MATERIALS, 2018, 5 (01):
  • [10] High-performance thin-film transistors using semiconductor nanowires and nanoribbons
    Duan, XF
    Niu, CM
    Sahi, V
    Chen, J
    Parce, JW
    Empedocles, S
    Goldman, JL
    [J]. NATURE, 2003, 425 (6955) : 274 - 278