A 90-nm CMOS 5-GHz Ring-Oscillator PLL With Delay-Discriminator-Based Active Phase-Noise Cancellation

被引:63
作者
Min, Seungkee [1 ]
Copani, Tino [1 ]
Kiaei, Sayfe [1 ]
Bakkaloglu, Bertan [1 ]
机构
[1] Arizona State Univ, Tempe, AZ 85287 USA
关键词
Delay-discriminator; frequency synthesizer; phase-locked loop (PLL); ring-oscillator VCO;
D O I
10.1109/JSSC.2013.2252515
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ring oscillators (ROs) provide a low-cost digital VCO solution in fully integrated PLLs. However, due to their supply noise sensitivity and high noise floor, their applications have been limited to low-performance applications. The proposed architecture introduces an analog feed-forward adaptive phase-noise cancellation architecture that extracts and suppresses phase noise of ROs outside the PLL bandwidth. The proposed technique can improve the phase noise at an arbitrary offset frequency and bandwidth, and, after initial calibration for gain, it is insensitive to process, voltage, and temperature variations. An experimental fractional PLL, with a loop bandwidth of 200 kHz, is utilized to demonstrate the active phase-noise cancellation approach. The cancellation loop is designed to suppress the phase noise at 1-MHz offset by 12.5 dB and reference spur by 13 dB with less than 17% increase in the overall power consumption at 5.1-GHz frequency. The measured phase noise at 1-MHz offset after cancellation is -105 dBc/Hz. The proposed RO-PLL is fabricated in 90-nm CMOS process. With noise cancellation loop enabled, the PLL consumes 24.7 mA at 1.2-V supply.
引用
收藏
页码:1151 / 1160
页数:10
相关论文
共 13 条
  • [1] Replica compensated linear regulators for supply-regulated phase-locked loops
    Alon, E
    Kim, J
    Pamarti, S
    Chang, K
    Horowitz, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (02) : 413 - 424
  • [2] The Design and Analysis of Dual-Delay-Path Ring Oscillators
    Chen, Zuow-Zun
    Lee, Tai-Cheng
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (03) : 470 - 478
  • [3] A 0.5-V 0.42.24-GHz Inductorless Phase-Locked Loop in a System-on-Chip
    Cheng, Kuo-Hsing
    Tsai, Yu-Chang
    Lo, Yu-Lung
    Huang, Jing-Shiuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (05) : 849 - 859
  • [4] Elshazly A., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P92, DOI 10.1109/ISSCC.2011.5746233
  • [5] BROAD-BAND MONOLITHIC MICROWAVE ACTIVE INDUCTOR AND ITS APPLICATION TO MINIATURIZED WIDEBAND AMPLIFIERS
    HARA, S
    TOKUMITSU, T
    TANAKA, T
    AIKAWA, M
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1988, 36 (12) : 1920 - 1924
  • [6] DC-coupled IF stage design for a 900-MHz ISM receiver
    Harjani, R
    Kim, J
    Harvey, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 126 - 134
  • [7] Hedayati H., 2009, IEEE INT SOL STAT CI, P390, DOI 10.1109/ISSCC.2009.4977472
  • [8] Khalil W., 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P546, DOI 10.1109/ISSCC.2007.373536
  • [9] A Low-Noise Multi-GHz CMOS Multiloop Ring Oscillator With Coarse and Fine Frequency Tuning
    Liu, Hai Qi
    Goh, Wang Ling
    Sick, Liter
    Lim, Wei Meng
    Zhang, Yue Ping
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (04) : 571 - 577
  • [10] Liu HQ, 2005, IEEE INT SYMP CIRC S, P1525